



# **USER MANUAL**

WSEN-ITDS

2533020201601, 25330202016011

VERSION 2.5

May 28, 2025

WURTH ELEKTRONIK MORE THAN YOU EXPECT



# **Revision history**

| Manual<br>version | Product version | Notes                                                                                                                                                                                                                                                                                           | Date          |  |
|-------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| 1.0               | 1.0             | <ul> <li>Initial release of the manual</li> </ul>                                                                                                                                                                                                                                               | April 2019    |  |
| 1.1               | 1.0             | <ul> <li>Additional table in the register description<br/>chapter</li> </ul>                                                                                                                                                                                                                    | May 2019      |  |
| 1.2               | 1.0             | <ul> <li>Chapter 7.3.1: Device ID changed</li> </ul>                                                                                                                                                                                                                                            | July 2019     |  |
| 1.3               | 1.0             | <ul> <li>Chapter 2.3: Current consumption in power<br/>down mode changed to nA</li> </ul>                                                                                                                                                                                                       | October 2019  |  |
| 1.4               | 1.0             | <ul> <li>Chapter 17.4: Typo error in the table has been changed</li> <li>Chapter 15.2: 12-bit temperature to Celsius conversion is added</li> <li>Chapter 18.3: Measurement axis of the sensor with sign of the axis</li> </ul>                                                                 | January 2020  |  |
| 2.0               | 2.0             | <ul> <li>Chapter 6: Serial Peripheral Interface (SPI) implemented in the sensor</li> <li>Chapter 8: Quick start guide: Sensor in operation is updated</li> <li>Chapter 9.4: Single data conversion mode is updated</li> <li>Chapter 16.1: Acceleration Sensor output data is updated</li> </ul> | December 2020 |  |

#### WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



| 2.1 | 2.0 | <ul> <li>Chapter 2.4: min and max footer in the<br/>absolute maximum rating table is updated</li> </ul>                                                                                                                                                                                                                                                                                                                       | February 2021 |
|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 2.2 | 2.0 | <ul> <li>Table 1: New article number added in ordering information</li> <li>Chapter 5 and 6: I<sup>2</sup>C and SPI chapter updated</li> </ul>                                                                                                                                                                                                                                                                                | April 2021    |
| 2.3 | 2.0 | <ul> <li>Overview of helpful application notes related to product added</li> <li>Chapter 2: Test conditions for sensor and electrical specifications updated</li> <li>Chapter 8.2.1: Soft reset steps updated</li> <li>Chapter 16.2: Temperature look up table updated</li> <li>Chapter 18.5: Soft reset and boot bit description updated</li> <li>Chapter 20: MEMS sensor PCB design guidelines information added</li> </ul> | March 2022    |

## WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



|     |     | <ul> <li>Table 2: New footnote added regarding sensitivity accuracy.</li> <li>Table 5: Added new footnote for the current consumption.</li> </ul> |               |  |  |  |  |  |  |  |  |  |  |  |  |                                           |
|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|--|--|--|--|--|--|--|--|-------------------------------------------|
|     |     | Chapter 4: New attention box added.                                                                                                               |               |  |  |  |  |  |  |  |  |  |  |  |  |                                           |
|     |     | <ul> <li>Figure 16: Updated the flowchart.</li> </ul>                                                                                             |               |  |  |  |  |  |  |  |  |  |  |  |  |                                           |
| 2.4 | 2.0 | <ul> <li>Chapter 16.1: Updated the example steps<br/>and concatenation equation.</li> </ul>                                                       | November 2024 |  |  |  |  |  |  |  |  |  |  |  |  |                                           |
|     |     |                                                                                                                                                   |               |  |  |  |  |  |  |  |  |  |  |  |  | Chapter 16.2.1: Updated the example code. |
|     |     | • Figure 17: Updated the flowchart.                                                                                                               |               |  |  |  |  |  |  |  |  |  |  |  |  |                                           |
|     |     | <ul> <li>Chapter 19: Updated the figures showing<br/>sensor axis.</li> </ul>                                                                      |               |  |  |  |  |  |  |  |  |  |  |  |  |                                           |
|     |     | • Updated chapter Important notes                                                                                                                 |               |  |  |  |  |  |  |  |  |  |  |  |  |                                           |
|     |     | • Updated chapter Legal notice                                                                                                                    |               |  |  |  |  |  |  |  |  |  |  |  |  |                                           |
| 2.5 | 2.0 | <ul> <li>Figures 16 &amp; 17: Updated the flowchart.</li> <li>Figures 31 &amp; 32: More dimensions are provided.</li> </ul>                       | May 2025      |  |  |  |  |  |  |  |  |  |  |  |  |                                           |



# Abbreviations

| Abbreviation     | Description                     |  |
|------------------|---------------------------------|--|
| BDU              | Block update data               |  |
| DRDY             | Data ready                      |  |
| DC               | Direct current                  |  |
| ESD              | Electrostatic discharge         |  |
| FIFO             | First-in first-out              |  |
| l <sup>2</sup> C | Inter integrated circuit        |  |
| LSB              | Least significant bit           |  |
| LGA              | Land grid array                 |  |
| MEMS             | Micro-Electro Mechanical system |  |
| MSB              | Most significant bit            |  |
| ODR              | Output data rate                |  |
| PCB              | Printed circuit board           |  |
| SPI              | Serial peripheral interface     |  |

#### WURTH ELEKTRONIK MORE THAN YOU EXPECT

# Contents

| Ov | erview of helpful application notes                                                                                                                                                                                                                                                                                                                                                                                                                               | 9                                             |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 1  | 1.1       Introduction       1         1.2       Applications       1         1.3       Sensor features       1         1.4       Block diagram       1                                                                                                                                                                                                                                                                                                           | 10<br>10<br>10<br>10<br>11                    |
| 2  | 2.1       Acceleration sensor specifications       1         2.1.1       Acceleration sensitivity parameter       1         2.2       Temperature sensor specifications       1         2.3       Electrical specifications       1         2.4       Absolute maximum rating       1                                                                                                                                                                             | 12<br>13<br>13<br>14<br>15                    |
| 3  | Pinning description 1                                                                                                                                                                                                                                                                                                                                                                                                                                             | 16                                            |
| 4  | Application circuit 1                                                                                                                                                                                                                                                                                                                                                                                                                                             | 17                                            |
| 5  | 5.1       General characteristics       1         5.2       SDA and SCL logic levels       2         5.3       Communication phase       2         5.3.1       Idle state       2         5.3.2       START (S) and STOP (P) condition       2         5.3.3       Data validity       2         5.3.4       Byte format       2         5.3.5       Acknowledge (ACK) and No-Acknowledge (NACK)       2         5.3.6       Slave address for the sensor       2 | 22<br>23                                      |
| 6  | 6.1       Data transfer       2         6.2       Communication modes       2         6.3       Sensor SPI Communication       2         6.3.1       SPI write operation       2         6.3.2       SPI read operation       2                                                                                                                                                                                                                                   | <b>25</b><br>26<br>27<br>28<br>28<br>28<br>29 |
| 7  | 7.1 Sensitivity                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>30</b><br>30<br>30                         |

| 8  | 8.1       Power supply       3         8.2       Boot status       3         8.2.1       Soft reset       3         8.3       Flow chart       3         8.3.1       Communication check       3         8.3.2       Sensor in operation with high performance mode       3                                                                                                                                                                                                                                                                                 | <b>31</b><br>31<br>32<br>32<br>32<br>33<br>33 |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 9  | 9.1High performance mode39.2Normal mode39.3Low power mode3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <b>36</b><br>36<br>36<br>36                   |
| 10 | Output data rate 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 39                                            |
| 11 | 11.1       Low pass filter_1       4         11.2       Low pass filter _1 + Low pass filter_2       4         11.3       Low pass filter _1 + High pass filter       4         11.4       User offset       4         11.5       High pass filter path       4                                                                                                                                                                                                                                                                                             | <b>10</b><br>12<br>13<br>13<br>13<br>14       |
| 12 | 12.1       Bypass mode       4         12.2       FIFO mode       4         12.3       Continuous mode       4         12.4       Continuous to FIFO mode       4         12.5       Bypass to continuous mode       4         12.6       Understanding FIFO samples and interrupts       5         12.6.1       FIFO samples       5         12.6.2       FIFO interrupts       5         12.6.2.1       FIFO threshold (FIFO_FTH bit)       5         12.6.2.2       FIFO full (Diff5 bit)       5         12.6.2.3       FIFO overrun (FIFO_OVR)       5 | 51                                            |
| 13 | 13.1 INT_0 and INT_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 5 <b>4</b><br>54<br>55                        |
| 14 | 14.1Single tap/Double tap514.2Activity/Inactivity5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                               |

#### WIRELESS CONNECTIVITY & SENSORS



|    | 14.6                                                                                                                                                                                                                                                                                                   | Free-Fall                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 56                                                |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| 15 | Self te                                                                                                                                                                                                                                                                                                | st                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 57                                                |
| 16 | 16.1<br>16.2<br>16.2                                                                                                                                                                                                                                                                                   | Acceleration sensor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>59</b><br>61<br>61<br>62                       |
| 17 | Regist                                                                                                                                                                                                                                                                                                 | er mapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 63                                                |
|    | Regist<br>18.1<br>18.2<br>18.3<br>18.4<br>18.5<br>18.6<br>18.7<br>18.8<br>18.9<br>18.10<br>18.11<br>18.12<br>18.13<br>18.14<br>18.15<br>18.16<br>18.17<br>18.18<br>18.19<br>18.20<br>18.21<br>18.22<br>18.23<br>18.24<br>18.25<br>18.26<br>18.27<br>18.28<br>18.29<br>18.30<br>18.31<br>18.32<br>18.33 | er description<br>T_OUT_L (0x0D)<br>T_OUT_H (0x0E)<br>Device_ID (0x0F)<br>CTRL_1 (0x20)<br>CTRL_2 (0x21)<br>5.1 Block data update (BDU)<br>CTRL_3 (0x22)<br>CTRL_4 (0x23)<br>CTRL_5 (0x24)<br>CTRL_6 (0x25)<br>T_OUT (0x26)<br>STATUS (0x27)<br>X_OUT_L (0x28)<br>X_OUT_L (0x28)<br>Y_OUT_L (0x28)<br>Y_OUT_L (0x28)<br>Z_OUT_H (0x29)<br>Y_OUT_L (0x22)<br>FIFO_CTRL (0x2E)<br>FIFO_SAMPLES (0x2F)<br>TAP_X_TH (0x30)<br>TAP_Y_TH (0x31)<br>TAP_Z_TH (0x33)<br>WAKE_UP_TH (0x34)<br>WAKE_UP_DUR (0x35)<br>FREE_FALL (0x38)<br>TAP_EVENT (0x39)<br>ALL_INT_EVENT (0x38)<br>ALL_INT_EVENT (0x38)<br>ALL_INT_EVENT (0x38)<br>ALL_INT_EVENT (0x38)<br>ALL_INT_EVENT (0x38) | <b>64</b><br>666666677777777777777777777777777777 |
|    |                                                                                                                                                                                                                                                                                                        | $\overline{\text{CTRL}_7}$ (0x3F)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                   |

#### WIRELESS CONNECTIVITY & SENSORS

#### **User manual WSEN-ITDS**



| 19 | <b>Physi</b><br>19.1<br>19.2<br>19.3                 | cal specifications<br>Module drawing                                                                                                                                                                                                                                                                     | 89                         |
|----|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 20 | 20.1<br>20.2<br>20.3<br>20                           | Sensor PCB Design Guidelines         PCB Design rules         Guidelines for PCB Design         Guidelines for soldering         .3.1         Before soldering         .3.2         After soldering         Guidelines for stencil design and solder paste         Guidelines for process considerations | 93<br>95<br>95<br>95<br>95 |
| 21 | Manu<br>21.1<br>21.2<br>21.3<br>21.4<br>21.5<br>21.6 | facturing information         Moisture sensitivity level                                                                                                                                                                                                                                                 | 97<br>98<br>99<br>99       |
| 22 | Impoi                                                | rtant notes                                                                                                                                                                                                                                                                                              | 100                        |
| 23 | Legal                                                | notice                                                                                                                                                                                                                                                                                                   | 100                        |
| 24 |                                                      | se terms for Würth Elektronik eiSos GmbH & Co. KG sensor product soft-<br>and source code                                                                                                                                                                                                                | 101                        |



# **Overview of helpful application notes**

#### Application note ANM002 - Human fall detection with 3-axis MEMS acceleration sensor

#### http://www.we-online.com/ANM002

The WSEN-ITDS 3-axis acceleration sensor includes many configuration options as well as algorithms that, when used correctly, allow easy implementation in various applications. These algorithms allow an evaluation of the sensor data already within the sensor, which can greatly reduce the energy consumption of the overall application. This document describes the application of the integrated algorithms to reduce the battery consumption of the using of a human fall detection system.

#### Application note ANR034 - How to use Zephyr sensor drivers

#### http://www.we-online.com/ANR034

The application note shows how to integrate the Zephyr drivers of Würth Elektronik eiSos sensors into the user's application source code to use Würth Elektronik eiSos sensors in the user's end device.



# **1** Product description

# **1.1 Introduction**

The acceleration sensor is a 14-bit digital ultra-low-power and high-performance three-axis linear accelerometer with digital output interface. It measures user selectable acceleration range of  $\pm 2g$ ,  $\pm 4g$ ,  $\pm 8g$ ,  $\pm 16g$  with an output data rate up to 1600 Hz. It consists of a 32 level FIFO buffer to store the output data. It is embedded with a temperature sensor for ambient temperature measurement. The sensor is capable of detecting events like free fall, tap recognition, wake up, stationary/motion, activity/inactivity and 6D orientation. The dimension of the sensor is 2.0 mm×2.0 mm×0.7 mm. It is available in land grid array package (LGA).

# **1.2 Applications**

- Industrial IoT and connected devices
- Industrial tools and factory equipment
- Vibration monitoring
- Tilt/inclination measurements
- Impact recognition and logging

# 0.7 mm

# 1.3 Sensor features

- · Selectable full scale:
- Output data rate:
- Bandwidth:
- Operating modes:
- Noise density:
- Current consumption:
- FIFO:
- Communication interface:
- Motion detection functionality:
- Embedded temperature sensor
- Single data conversion on demand
- Self-test functionality

 $\pm 2g, \pm 4g, \pm 8g, \pm 16g$ Up to 1600 Hz 400 Hz High performance, normal, low power 90  $\mu g / \sqrt{\text{Hz}}$ High performance mode: 155 $\mu$ A Normal mode: 58 $\mu$ A Low power mode: 16 $\mu$ A 32-Level I<sup>2</sup>C & SPI, two independent interrupt pins Free-fall, wake-up, tap, activity, motion, orientation: 4D/6D/portrait/landscape



# 1.4 Block diagram



Figure 1: Block diagram

The sensor is a MEMS based capacitive acceleration sensor with an integrated ASIC. The MEMS element is capable of measuring both dynamic acceleration due to motion or vibration and also static acceleration due to gravity. The sensor measures the acceleration or vibration through MEMS capacitive sensing principle. The MEMS element consists of a fixed structure and movable structure. The movable structure is free to move in the direction of acceleration applied i.e. X, Y and Z direction. The force induced on the MEMS element produces change in the capacitance value that is proportional to the force exerted on it. Without any force on the sensor the capacitors will have a nominal capacitance value in the range of picofarad (pF). When an acceleration is applied, the change in the capacitance value is induced in the range of femtofarad (fF). The induced analog signal is converted to digital form using an analog to digital converter followed by filters and controller logic blocks. The final acceleration data from the output register can be accessed through an I<sup>2</sup>C or SPI digital communication interface using host processor.

# 1.5 Ordering information

| WE order code  | Temperature Range | Description                               |
|----------------|-------------------|-------------------------------------------|
| 2533020201601  | -40 ℃ to +85℃     | Tape & reel packaging<br>(1000 pcs/reel)  |
| 25330202016011 | -40 ℃ to +85℃     | Tape & reel packaging<br>(10000 pcs/reel) |

| Table 1: Ordering i | information |
|---------------------|-------------|
|---------------------|-------------|



# 2 Sensor and electrical specifications

T = 25 °C, supply voltage VDD = 3.3 V, unless otherwise stated. Sensor parameter values are verified after soldering the sensor on a PCB. The PCB is designed by following the MEMS Sensor PCB design guidelines described in the chapter 20.

# 2.1 Acceleration sensor specifications

| Parameters                                | Symbol              | Test conditions                                                                       | Min. <sup>1</sup> | Тур.         | Max. <sup>1</sup> | Unit            |
|-------------------------------------------|---------------------|---------------------------------------------------------------------------------------|-------------------|--------------|-------------------|-----------------|
| Axis                                      |                     |                                                                                       |                   |              | 3                 |                 |
| Measurement<br>range                      | a <sub>RANGE</sub>  | User selectable                                                                       |                   | ±2,±4,±8,±16 |                   | g               |
| Output data rate                          | ODR                 | User selectable                                                                       | 1.6               |              | 1600              | Hz              |
| Bandwidth                                 | f <sub>BW</sub>     | User selectable                                                                       | 0.08              |              | 400               | Hz              |
| Resolution                                | RES <sub>a</sub>    | High<br>performance /<br>normal mode                                                  |                   |              | 14                | bits            |
|                                           | RES <sub>a</sub>    | Low power<br>mode                                                                     |                   |              | 12                | bits            |
| Sensitivity<br>accuracy <sup>2</sup>      | $SEN_{a\_ACC}$      |                                                                                       | -3                |              | +3                | %               |
| Sensitivity<br>change over<br>temperature | SEN <sub>a_TC</sub> |                                                                                       |                   | 0.01         |                   | %/°C            |
| Noise density <sup>3</sup>                | n <sub>D</sub>      | High<br>performance<br>mode, ±2 <i>g</i> ,<br>ODR 200 Hz,<br>Low noise bit<br>enabled |                   | 90           | 160               | μ <i>g</i> /√Hz |
| 0g Offset<br>accuracy <sup>4</sup>        | a <sub>OFF</sub>    |                                                                                       | -30               | ±20          | +30               | m <i>g</i>      |
| 0g Offset change<br>over temperature      | a <sub>TCO</sub>    |                                                                                       | -1                | ±0.2         | + 1               | m <i>g</i> /℃   |
| Resonant                                  | f <sub>res_X</sub>  | Х                                                                                     |                   | 3.4          |                   | kHz             |
| frequency                                 | f <sub>res_Y</sub>  | Y                                                                                     |                   | 3.4          |                   | kHz             |
|                                           | f <sub>res_Z</sub>  | Z                                                                                     |                   | 2.8          |                   | kHz             |

Table 2: Acceleration sensor specification

g: unit of acceleration,  $1g = 9.81 \text{ m/s}^2$ 

<sup>1</sup> Minimum and maximum values are based on characterization at  $3\sigma$ .

<sup>2</sup> The percentage value represents the percentage of the sensitivity value corresponding to the



full scale

<sup>3</sup> Noise density is same for all ODRs. Low noise setting enabled.

<sup>4</sup> Values after calibration test and trimming.

#### 2.1.1 Acceleration sensitivity parameter

| Parameters                            | Symbol           | Test conditions                   | Min. <sup>1</sup> | Тур.  | Max. <sup>1</sup> | Unit              |
|---------------------------------------|------------------|-----------------------------------|-------------------|-------|-------------------|-------------------|
| Sensitivity (±2 $g$ ) <sup>2</sup>    | SEN <sub>a</sub> | High performance /<br>Normal mode |                   | 0.244 |                   | m <i>g</i> /digit |
| Sensitivity (±4g ) $^2$               | SEN <sub>a</sub> | High performance /<br>Normal mode |                   | 0.488 |                   | m <i>g</i> /digit |
| Sensitivity ( $\pm 8g$ ) <sup>2</sup> | SENa             | High performance /<br>Normal mode |                   | 0.976 |                   | m <i>g</i> /digit |
| Sensitivity $(\pm 16g)^2$             | SEN <sub>a</sub> | High performance /<br>Normal mode |                   | 1.952 |                   | m <i>g</i> /digit |
| Sensitivity ( $\pm 2g$ ) <sup>2</sup> | SEN <sub>a</sub> | Low power mode                    |                   | 0.976 |                   | mg /digit         |
| Sensitivity ( $\pm 4g$ ) <sup>2</sup> | SEN <sub>a</sub> | Low power mode                    |                   | 1.952 |                   | mg /digit         |
| Sensitivity ( $\pm 8g$ ) <sup>2</sup> | SEN <sub>a</sub> | Low power mode                    |                   | 3.904 |                   | mg /digit         |
| Sensitivity $(\pm 16g)^2$             | SEN <sub>a</sub> | Low power mode                    |                   | 7.808 |                   | mg /digit         |

Table 3: Acceleration sensitivity parameter

<sup>1</sup> Minimum and maximum values are based on characterization at  $3\sigma$ .

<sup>2</sup> Sensitivity values after factory calibration test and trimming.

# 2.2 Temperature sensor specifications

| Parameters        | Symbol                 | Test conditions   | Min. <sup>1</sup> | Тур.   | Max. <sup>1</sup> | Unit  |
|-------------------|------------------------|-------------------|-------------------|--------|-------------------|-------|
| Measurement range | T <sub>RANGE</sub>     |                   | -40               |        | +85               | ℃     |
| Sensitivity       | SEN <sub>T_8bit</sub>  | 8 bit resolution  |                   | 1      |                   | ℃/LSB |
|                   | SEN <sub>T_12bit</sub> | 12 bit resolution |                   | 0.0625 |                   | ℃/LSB |
| Offset            | T <sub>OFF</sub>       |                   | -15               |        | +15               | C°    |

Table 4: Temperature sensor specification

 $^{1}$  Minimum and maximum values are based on characterization at  $3\sigma.$ 



# 2.3 Electrical specifications

| Parameters                                                      | Symbol             | Test con-<br>ditions                   | Min. <sup>1</sup>        | Тур. | Max. <sup>1</sup>        | Unit |
|-----------------------------------------------------------------|--------------------|----------------------------------------|--------------------------|------|--------------------------|------|
| Operating supply voltage                                        | $V_{DD}$           |                                        | 1.7                      | 3.3  | 3.6                      | V    |
| Operating supply voltage for I/O pins                           | $V_{DD_{IO}}$      |                                        | 1.7                      |      | V <sub>DD</sub> + 0.1    | V    |
| Current consumption in<br>high performance<br>mode <sup>3</sup> | I <sub>DD_HP</sub> | ODR<br>200 Hz                          |                          | 155  |                          | μA   |
| Current consumption in normal mode <sup>3</sup>                 | I <sub>DD_NM</sub> | ODR<br>200 Hz                          |                          | 58   |                          | μΑ   |
| Current consumption in low power mode <sup>3</sup>              | I <sub>DD_LP</sub> | ODR<br>200 Hz                          |                          | 16   |                          | μΑ   |
| Current consumption in power down mode <sup>3</sup>             | I <sub>DD_PD</sub> |                                        |                          |      | 100                      | nA   |
| Digital input voltage -<br>HIGH-level                           | V <sub>IH</sub>    |                                        | 0.8 * V <sub>DD_IO</sub> |      |                          | V    |
| Digital input voltage -<br>LOW-level                            | V <sub>IL</sub>    |                                        |                          |      | 0.2 * V <sub>DD_IO</sub> | V    |
| Digital output voltage -<br>HIGH-level                          | V <sub>OH</sub>    | I <sub>OH</sub> = 4<br>mA <sup>2</sup> | V <sub>DD_IO</sub> - 0.2 |      |                          | V    |
| Digital output voltage -<br>LOW-level                           | V <sub>OL</sub>    | l <sub>OL</sub> = 4<br>mA <sup>2</sup> |                          |      | 0.2                      | V    |

Table 5: Electrical specification

<sup>1</sup> Minimum and maximum values are based on characterization at  $3\sigma$ .

<sup>2</sup> 4 mA is the maximum driving capability, i.e. the maximum DC current that can be sourced sunk by digital pin in order to guarantee correct digital output voltage levels V<sub>OH</sub> and <sub>OL</sub>.
 <sup>3</sup> SAO pin is internally pulled up



# 2.4 Absolute maximum rating

| Parameter                                                           | Symbol                                 | Test conditions | Min. | Max.                | Unit |
|---------------------------------------------------------------------|----------------------------------------|-----------------|------|---------------------|------|
| Input voltage V <sub>DD</sub> pin                                   | $V_{DD_Max}$                           |                 | -0.3 | 4.8                 | V    |
| Input voltage V <sub>DD_IO</sub> pin                                | $V_{\text{DD}\_\text{IO}\_\text{Max}}$ |                 | -0.3 | 4.8                 | V    |
| Input voltage <i>SDA</i> , <i>SCL</i> , <i>CS</i> & <i>SAO</i> pins | V <sub>IN_Max</sub>                    |                 | -0.3 | $V_{DD_{IO}} + 0.3$ | V    |
| Acceleration                                                        | a <sub>MAX</sub>                       | for 0.5 ms      |      | 3000                | g    |

Table 6: Absolute maximum rating



Supply voltage on any pin should never exceed 4.8 V

## 2.5 General information

| Parameters                              | Values                 |
|-----------------------------------------|------------------------|
| Operating temperature                   | -40 ℃ to +85℃          |
| Storage temperature                     | -40 ℃ to +125 ℃        |
| Communication interface                 | I <sup>2</sup> C & SPI |
| Moisture sensitivity level (MSL)        | 3                      |
| Electrostatic discharge protection(HBM) | 2 kV                   |

Table 7: General information



The device is susceptible to damage by electrostatic discharge (ESD). Always use proper ESD precautions when handling. Improper handling of the device can cause performance degradation or permanent damage to the part



# **3 Pinning description**





| No | Function | Description                                                       | Input/Output |
|----|----------|-------------------------------------------------------------------|--------------|
| 1  | SCL      | I <sup>2</sup> C /SPI serial clock                                | Input        |
| 2  | CS       | I <sup>2</sup> C enable/disable, SPI chip select                  | Input        |
| 3  | SAO      | I <sup>2</sup> C device address selection, SPI serial data output | Input/Output |
| 4  | SDA      | I <sup>2</sup> C serial data, SPI serial data input               | Input/Output |
| 5  | NC       | No connection                                                     | -            |
| 6  | GND      | Negative supply voltage                                           | Supply       |
| 7  | RSVD     | Reserved, connect to GND                                          | Input        |
| 8  | GND      | Negative supply voltage                                           | Supply       |
| 9  | VDD      | Positive supply voltage                                           | Supply       |
| 10 | VDD_IO   | Positive supply voltage for I/O pins                              | Supply       |
| 11 | INT_1    | Interrupt pin 1                                                   | Input/Output |
| 12 | INT_0    | Interrupt pin 0                                                   | Output       |

Table 8: Pin description



# 4 Application circuit



Figure 3: Electrical connection (top view)

A positive supply voltage is applied to the sensor through *VDD* pin and I/O supply voltage for digital interface through *VDD\_IO*. The decoupling capacitor of 100 nF and 10 $\mu$ F in parallel is highly recommended and should be placed as close as possible to the *VDD* pin. Communication is still possible, even if the supply voltage to the *VDD* pin is removed but maintaining the *VDD\_IO*. In this case, the measurement chain of the sensor is not active.

The *CS* pin shall be connected to SS (slave select) pin on the controller side to enable SPI communication interface. The *CS* pin should be connected to *VDD\_IO* in order to enable the I<sup>2</sup>C communication interface. It is possible to have two I<sup>2</sup>C slave addresses by connecting *SAO* pin either to *VDD\_IO* or *GND*. In the above connection the *SAO* pin is connected to *VDD\_IO*. R<sub>p</sub> are the recommended pull-up resistors for the I<sup>2</sup>C communication interface which should be connected in parallel between I/O supply voltage *VDD\_IO* and the *SCL* and *SDA* pins.

The *SAO* and *CS* pins are internally pulled up. The internal pull-up resistor values of the *SAO* and *CS* pins, for different supply voltage of the I/O pins, are given below in table 9.

## WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



| VDD_IO | Resistor value of SAO and CS (Typ.) |
|--------|-------------------------------------|
| 1.7V   | 54.4 ΚΩ                             |
| 1.8 V  | 49.2 KΩ                             |
| 2.5 V  | 30.4 KΩ                             |
| 3.6 V  | 20.4 ΚΩ                             |

Table 9: The typical internal pull-up values for SAO and CS pins



The SAO pin includes an integrated pull-up resistor. If the SAO pin is pulled down, the current consumption increases due to this internal pull-up resistor.



# 5 Inter-Integrated Circuit (I<sup>2</sup>C)

The acceleration sensor supports standard I<sup>2</sup>C (Inter-IC) bus protocol. Further information of the I<sup>2</sup>C interface can be found at *https://www.nxp.com/docs/en/user-guide/UM10204.pdf*. I<sup>2</sup>C is a serial 8-bit protocol with two-wire interface which supports communication between different ICs. For example, between the microcontroller and other peripheral devices.

## 5.1 General characteristics

A serial data line (*SDA*) and a serial clock line (*SCL*) are required for the communication between the devices connected via I<sup>2</sup>C bus. Both *SDA* and *SCL* lines are bidirectional. The output stages of devices connected to the bus must have an open-drain or open-collector. Hence, the *SDA* and *SCL* lines are connected to a positive supply voltage via pull-up resistors. In I<sup>2</sup>C protocol, the communication is realized through master-slave principle. The master device generates the clock pulse, a start command and a stop command for the data transfer. Each connected device on the bus is addressable via a unique address. Master and slave can act as a transmitter or a receiver depending upon whether the data needs to be transmitted or received.



Figure 4: Master-slave concept



# 5.2 SDA and SCL logic levels

The positive supply voltage to which *SDA* and *SCL* lines are pulled up (through pull-up resistors), in turn determines the HIGH level input for the slave devices. The sensor has separate supply voltage *VDD\_IO* for the *SDA* and *SCL* lines. The logic HIGH '1' and logic LOW '0' levels for the *SDA* and *SCL* lines then depend on the *VDD\_IO*. Input reference levels for the acceleration sensor are set as 0.8 \* *VDD\_IO* (for logic HIGH) and 0.2 \* *VDD\_IO* (for logic LOW). See in figure 5.





## 5.3 Communication phase

#### 5.3.1 Idle state

During the idle state, the bus is free and both SDA and SCL lines are in logic HIGH '1' state.

#### 5.3.2 START (S) and STOP (P) condition

Data transfer on the bus starts with a START command, which is generated by the master. A start condition is defined as a HIGH-to-LOW transition on the *SDA* line while the *SCL* line is held HIGH. The bus is considered busy after the start condition.

Data transfer on the bus is terminated with a STOP command, which is also generated by the master. A LOW-to-HIGH transition on the *SDA* line, while the *SCL* line being HIGH is defined as a STOP condition. After the stop condition, the bus is again considered free and is in idle state. Figure 6 shows the I<sup>2</sup>C bus START and STOP conditions.

Master can also send a REPEATED START (SR) command instead of STOP command. RE-PEATED START condition is same as the START condition.



#### 5.3.3 Data validity

After the start condition, one data bit is transmitted with each clock pulse. The transmitted data is only valid when the *SDA* line data is stable (HIGH or LOW) during the HIGH period of the clock pulse. HIGH or LOW state of the data line can only change when the clock pulse is in LOW state.



Figure 6: Data validity, START and STOP condition

#### 5.3.4 Byte format

Data transmission on the *SDA* line is always done in bytes, with each byte being 8-bits long. Data is transmitted with the most significant bit (MSB) followed by other bits.

If the slave cannot receive or transmit another complete byte of data, it can force the master into a wait state by holding *SCL* LOW. Data transfer continues when the slave is ready which is indicated by releasing the *SCL* pin.

#### 5.3.5 Acknowledge (ACK) and No-Acknowledge (NACK)

Each byte transmitted on the data line must follow an Acknowledge bit. The receiver (master or slave) generates an Acknowledge signal to indicate that the data byte was received successfully and ready to receive next data byte.

After one byte is transmitted, the master generates an additional Acknowledge clock pulse to continue the data transfer. The transmitter releases the *SDA* line during this clock pulse so that the receiver can pull the *SDA* line to LOW state in such a way that the *SDA* line remains stable LOW during the entire HIGH period of the clock pulse. It is considered as an Acknowledge signal.

If the receiver does not want to receive any further byte, it will not pull down the *SDA* line and it remains in stable HIGH state during the entire clock pulse. It is considered as a No-Acknowledge signal and the master can generate either a stop condition to terminate the data transfer or a repeated start condition to initiate a new data transfer.



#### 5.3.6 Slave address for the sensor

The slave address is transmitted after sending the start condition. Each device on the I<sup>2</sup>C bus has a unique address. Master selects the slave by sending corresponding slave address after the start condition. A slave address is a 7 bits long followed by a Read/Write bit.





The 7-bit slave address of the acceleration sensor is 001100xb. LSB of the 7-bit slave address can be modified with the *SAO* pin. If SAO is connected to positive supply voltage i.e. LSB is '1', making 7-bit slave address 0011001b (0x19). If SAO is connected to ground i.e. LSB is '0', making 7-bit address 0011000b (0x18).

The R/W bit determines the data direction. A '0' indicates a write operation (transmission from master to slave) and a '1' indicates a read operation (data request from slave).



Figure 8: Complete data transfer





7-bit slave address of the acceleration sensor is 001100xb. LSB of the 7-bit slave address depends on the *SAO* pin connection

| Slave address[6:1] | Slave address[0] | 7-bit slave address | R/W | Slave address + R/W |
|--------------------|------------------|---------------------|-----|---------------------|
| 001100             | SAO = 0          | 0011000 (0x18)      | 0   | 00110000 (0x30)     |
| 001100             | SAO = 0          | 0011000 (0x10)      | 1   | 00110001 (0x31)     |
| 001100             | SAO = 1          | 0011001 (0x19)      | 0   | 00110010 (0x32)     |
| 001100             | 5AU = 1          | 0011001 (0x19)      | 1   | 00110011 (0x33)     |

Table 10: Slave address and Read/Write commands

#### 5.3.7 Read/Write operation

a) I<sup>2</sup>C Write: Master writing data to slave

| S | Slave address +<br>Write | ACK | Register<br>address | ACK | Data | ACK | Ρ |
|---|--------------------------|-----|---------------------|-----|------|-----|---|
|---|--------------------------|-----|---------------------|-----|------|-----|---|

#### b) I<sup>2</sup>C Read: Master reading multiple data bytes from slave





Figure 9: Write and read operations of the sensor



Once the slave-address and data direction bit is transmitted, the slave acknowledges the master. The next byte is transmitted by the master, which must be a register-address of the sensor. It indicates the address of the register where data needs to be written to or read from.

After receiving the register address, the slave sends an Acknowledgement (ACK). If the master is still writing to the slave (R/W bit = 0), it will transmit the data to slave in the same direction. If the master wants to read from the addressed register (R/W bit =1), a repeated start (SR) condition must be transmitted to the slave. Master acknowledges the slave after receiving each data byte. If the master no longer wants to receive further data from the slave, it would send No-Acknowledge (NACK). Afterwards, master can send a STOP condition to terminate the data transfer. Figure 9 shows the writing and reading procedures between the master and the slave device (sensor).

| Parameter                                         | Symbol                | Standar | rd mode | Fast | mode | Unit |
|---------------------------------------------------|-----------------------|---------|---------|------|------|------|
| Farameter                                         | Symbol                | Min     | Max     | Min  | Max  | Unit |
| SCL clock frequency                               | f <sub>SCL</sub>      | 0       | 100     | 0    | 400  | kHz  |
| LOW period for SCL clock                          | t <sub>LOW_SCL</sub>  | 4.7     |         | 1.3  |      | μs   |
| HIGH period for SCL clock                         | t <sub>HIGH_SCL</sub> | 4.0     |         | 0.6  |      | μs   |
| Hold time for START condition                     | t <sub>HD_S</sub>     | 4       |         | 0.6  |      | μs   |
| Setup time for (repeated)<br>START condition      | f <sub>SCL</sub>      | 4.7     |         | 0.6  | 400  | μs   |
| SDA setup time                                    | t <sub>su_sda</sub>   | 250     |         | 100  |      | ns   |
| SDA data hold time                                | t <sub>HD_SDA</sub>   | 0       | 3.45    | 0    | 0.9  | μs   |
| Setup time for STOP condition                     | t <sub>SU_P</sub>     | 4       |         | 0.6  |      | μs   |
| Bus free time between<br>STOP and START condition | t <sub>BUF</sub>      | 4.7     |         | 1.3  |      | μs   |

# 5.4 I<sup>2</sup>C timing parameters

Table 11: I<sup>2</sup>C timing parameters



# 6 Serial Peripheral Interface (SPI)

Serial Peripheral Interface (SPI) is a synchronous serial communication bus system for the communication between host microcontroller and other peripheral ICs such as ADCs, EEP-ROMs, sensors, etc. SPI is a full-duplex master-slave based interface allowing the communication to happen in both directions simultaneously. The data from the master or the slave is synchronized either on the rising or falling edge of clock pulse. SPI can be either 4-wire or 3-wire interface. 4-wire interface consists of two signal lines and two data lines. All of these bus lines are unidirectional.

- 1. Clock (SCL)
- 2. Chip select (CS)
- 3. Master out, slave in (MOSI)
- 4. Master in, slave out (MISO)



#### Figure 10: SPI Interface

Master generates the clock signal and is connected to all slave devices. Data transmission between the master and salves is synchronized to the clock signal generated by the master.

One master can be connected to one or more slave devices. Each slave device is addressed and controlled by the master via individual chip select (CS) signals. CS is controlled by the master and is normally an active LOW signal.

MOSI and MISO are data lines. MOSI transmits data from the master to the slave. MISO transmits data from the slave to the master.



The acceleration sensor supports 4-wire SPI communication protocol



## 6.1 Data transfer

Communication begins when the master selects a slave device by pulling the CS line to LOW. The clock and data lines (MOSI/MISO) are available for the selected slave device. Data stored in the specific shift registers are exchanged synchronously between master and the slave through MISO and MOSI lines. The data transmission is over when the chip select line is pulled up to the HIGH state. 4-wire SPI uses both data lines for the synchronous data exchange in both the direction. 3-wire SPI shares a single data line for the data transfer, where the master and slave alternate their transmitter and receiver roles synchronously.

## 6.2 Communication modes

In SPI, the master can select the clock polarity (CPOL) and clock phase (CPHA). The CPOL bit sets the polarity of the clock signal during the idle state. The CPHA bit selects the clock phase. Depending on the CPHA bit, the rising or falling clock edge is used to sample and shift the data. Depending on the CPOL and CPHA bit selection in the SPI control registers, four SPI modes are available as per table 12. In order to ensure proper communication, master and the slave must be set to same communication modes.

| CPOL | CPHA | Description                                                                                 |
|------|------|---------------------------------------------------------------------------------------------|
| 0    | 0    | Clock polarity LOW in idle state; Data sampled on the rising clock edge                     |
| 0    | 1    | Clock polarity LOW in idle state; Data sampled on the falling clock edge                    |
| 1    | 1    | Clock polarity HIGH in idle state; Data sampled on the falling clock edge (default setting) |
| 1    | 0    | Clock polarity HIGH in idle state; Data sampled on the rising clock edge                    |

Table 12: SPI communication modes



## 6.3 Sensor SPI Communication

4-Wire SPI of this sensor uses following lines: SDA (data input, MOSI), SAO (data output, MISO), SCL (serial clock) and CS (chip select). For more information, please refer to pin description in the section 3.

CS is pulled LOW by the master at the start of communication. The SCL polarity is HIGH in the idle state (CPOL = 1). The data lines (SDA & SAO) are sampled at the falling clock edge and latched at the rising clock edge (CPHA = 1). Data is transmitted with MSB first and the LSB last.

SPI read and write operations are completed in 2 or more bytes (multiple of 16 or more clock pulses). Each block consists of a register address byte and a data byte. The first byte is the register address. In the SPI communication, the register address is specified in the 7-bits and the MSB of the register address is used as an SPI read/write bit (Figure 11). When R/W is '0', the data is written on to the sensor. When '1', the data is read from the sensor.



Figure 11: SPI register address

The next bytes of data, depending on the R/W bit, is either written to or read from the indexed register. Figure 12 shows the complete SPI data transfer protocol.







#### 6.3.1 SPI write operation

The write operation starts with the CS = LOW and sending the 7-bit register address with R/W bit = '0' (write command). Next byte is the data byte that is the data to be written to the indexed register. Several write command pairs can be sent without raising the CS back to HIGH. The operation is ended with CS = HIGH. The SPI write protocol is shown in the figure 13.

| Start       | R/W | Register address |      |      |      |      |      |      | Data to be written |           |           |           |           |           |           | Stop      |              |
|-------------|-----|------------------|------|------|------|------|------|------|--------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--------------|
| CS =<br>LOW | 0   | A[6]             | A[5] | A[4] | A[3] | A[2] | A[1] | A[0] | DI<br>[7]          | DI<br>[6] | DI<br>[5] | DI<br>[4] | DI<br>[3] | DI<br>[2] | DI<br>[1] | DI<br>[0] | CS =<br>HIGH |

Figure 13: SPI write protocol

#### 6.3.2 SPI read operation

The read operation starts with the CS = LOW and sending the 7-bit register address with R/W bit = '1' (read command). Data is sent out from the sensor through the SAO line. The SPI read protocol is shown in the figure 14.

| Start       | <br>R/W | Register address                   | Data from indexed register                                                                                                                 | Stop         |
|-------------|---------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| CS =<br>LOW | 1       | A[6] A[5] A[4] A[3] A[2] A[1] A[0] | DI       DI       DI       DI       DI       DI       DI         [7]       [6]       [5]       [4]       [3]       [2]       [1]       [0] | CS =<br>HIGH |

Figure 14: SPI read protocol



During multiple read/write operation, the register address is automatically incremented after each block. This feature is enabled by default with the bit IF\_ADD\_INC set to '1' in the *CTRL\_2* register.



#### 6.3.3 SPI timing parameters

Table 13 shows general SPI timing parameters. They are subject to VDD and the operating temperature.

| Parameter               | Symbol               | Min | Max             | Unit |
|-------------------------|----------------------|-----|-----------------|------|
| SCL clock frequency     | f <sub>SCL</sub>     |     | 10 <sup>1</sup> | MHz  |
| SPI clock cycle         | t <sub>SCL</sub>     | 100 |                 | ns   |
| CS setup time           | t <sub>SU_CS</sub>   | 6   |                 | ns   |
| CS hold time            | t <sub>h_CS</sub>    | 6   |                 | ns   |
| SDA input setup time    | t <sub>SU_SDA</sub>  | 5   |                 | ns   |
| SDA input hold time     | t <sub>h_SDA</sub>   | 15  |                 | ns   |
| SAO valid output time   | t <sub>v_SAO</sub>   |     | 50              | ns   |
| SAO output hold time    | t <sub>h_SAO</sub>   | 9   |                 | ns   |
| SAO output disable time | t <sub>dis_SAO</sub> |     | 50              | ns   |

Table 13: SPI timing parameters

<sup>1</sup> Recommended maximum SPI clock frequency for ODR  $\leq$  50 Hz is 8 MHz.



# 7 Sensor specific parameters

# 7.1 Sensitivity

Sensitivity is defined as the ratio of change in input acceleration to the change in the output signal. The unit of sensitivity is typically expressed in mg/digit. It can be measured by pointing the sensor horizontally downwards, an acceleration of 1g is measured due to earth's gravity (9.807 m/s<sup>2</sup>). Similarly by pointing sensor horizontally upwards (rotation of 180 degree), again an acceleration of 1g is measured due to earth's gravity (9.807 m/s<sup>2</sup>). By subtracting the larger measured output value from the smaller measured output value and dividing by two gives the acceleration sensor.



The sensitivity value will drift over time and temperature.

Sensitivity = 
$$\frac{\text{larger value - smaller value}}{2}$$
 (1)

# 7.2 0 g Level offset

0 g level is the output level when there is no acceleration or motion acting on the sensor i.e. zero input. A sensor placed on a perfect horizontal plane will give 0 g output on X-axis and Y-axis but 1 g on Z-axis. The deviation of an actual output value from the ideal value gives the 0 g level offset. 0 g offset value is influenced by external parameters like temperature and stress. External stress on the sensor will affect the sensor performance significantly. The 0 g level offset will also drift over temperature.



External stress on the sensor will affect the sensor performance significantly. The 0 g level offset will also drift over temperature. Examples of external stresses such as vias under or very close to the sensor on a PCB, PCB warpage and external mechanical stress to the sensor.

# 7.3 Noise density

Noise density of the sensor is expressed as  $\mu g / \sqrt{Hz}$ . Noise density of the acceleration sensor is dependent on the output data rate. The values are expressed in the chapter 9. The noise of the acceleration sensor is determined by the equivalent noise bandwidth of the output filter and coefficient of the filter order. In general, the noise density is determined by the equation:

Noise density =  $\frac{\text{rms noise}}{\sqrt{\text{Bandwidth * filter coefficent}}}$  [µg/ $\sqrt{\text{Hz}}$ ] (2)



# 8 Quick start guide

This chapter describes the start up sequence of the acceleration sensor.

## 8.1 Power supply

The sensor has two individual supply voltage pins.

- *VDD* is main supply voltage
- *VDD\_IO* is the I/O pin supply voltage for the digital I<sup>2</sup>C or SPI communication interface

It should be noted that *VDD* level should never be lower than *VDD\_IO* i.e. proper power up should be  $VDD > VDD_IO$ . It is possible to remove VDD by keeping  $VDD_IO$  pin without communication interruption but the measurement chain of the sensor is turned off i.e. VDD = 0 with  $VDD_IO$  "HIGH" is allowed. In this case, the measurement chain is turned off but the communication to the sensor is possible without interruption.



Power up sequence should be *VDD* > *VDD\_IO*.

# 8.2 Boot status

By proper powering up of the sensor with correct voltage level to the respective pins, the sensor enters into a 20 ms boot sequence to load the trimming parameters. After completion of the boot up sequence the sensor automatically enters to power down mode.

It is also possible to initiate the boot sequence manually by the user. It is performed by setting the BOOT bit of the *CTRL\_2* register to '1', then the boot sequence is initiated and trimming parameters are reloaded. In this case, the device operation mode does not change after boot procedure. No toggle of the power is required and the content of the device control registers is not modified.



During the 20 ms boot sequence the registers are not accessible.

The boot status signal is identified by setting the INT1\_BOOT bit of the *CTRL\_5* register to '1'. When the sensor is in boot sequence, INT\_1 interrupt pin is driven HIGH. Similarly when the boot sequence is completed, INT\_1 interrupt pin is driven LOW.



#### 8.2.1 Soft reset

If required, the soft reset to the sensor is performed using SOFT\_RESET bit in *CTRL\_1* register. This bit resets the default value of the control registers. The soft reset procedure will take approximately 5  $\mu$ s. The following steps should be considered to boot the sensor manually using the bits in the *CTRL\_1* register:

- 1. Write SOFT\_RESET bit to '1'
- 2. Wait for 5 µs
- 3. Check if the SOFT\_RESET bit is set to '0'. Soft reset is completed
- 4. Write BOOT bit to '1'
- 5. Wait for 20 ms
- 6. Check if the BOOT bit is set to '0'. Re-boot is completed

| Parameter           | Time  |  |
|---------------------|-------|--|
| Boot sequence       | 20 ms |  |
| Soft reset duration | 5 µs  |  |

Table 14: Time consumption

## 8.3 Flow chart

#### 8.3.1 Communication check

After proper powering of the sensor, the first step is to check the communication of the sensor with an I<sup>2</sup>C or SPI communication interface. It can be verified by reading the value of *Device\_ID* register(0x0F). If the value from the *Device\_ID* register(0x0F) is 0x44, then the communication to the sensor is successful.







#### 8.3.2 Sensor in operation with high performance mode

The following flow chart is an initialization example to operate the sensor in high performance mode with output data rate of 200 Hz.



Figure 16: Sensor in operation with high performance mode

In order to set the sensor in one of the operation modes, the sensor needs to be initialized. The initialization of the sensor can be performed by defining output data rate, full scale setting and filtering path. After initializing the sensor, it is recommended to check if the data samples are available in the output registers. It can be verified by reading DRDY bit in *STATUS* register(0x27). If the DRDY bit is enabled, the output data of three axes from the registers

## WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



0x28, 0x29, 0x2A, 0x2B, 0x2C and 0x2D are available. The acceleration value of the sensor is obtained by multiplying output data with respective sensitivity parameter value based on the selected full scale range. Sensitivity parameter values for different full scale ranges are mentioned in the table 3.

The SDK combines the right-shift operation and the multiplication by the sen-F S

sitivity factor into a single step unlike the approach shown in Figures 16 & 17. For example, at 
$$\pm 2g$$
 full scale, the final acceleration output is calculated in the SDK as:

$$X = \frac{X_{16} \times 0.244}{4} = X_{16} \times 0.061$$

Here, dividing by 4 is equivalent to performing a right shift by 2 bits.

## 8.3.3 Sensor in operation with single data conversion mode

The following flow chart is an initialization example to operate the sensor in single data conversion mode with output data rate of 200 Hz. In this example, single data conversion is triggered by writing SLP\_MODE\_1 bit to '1'. To set the sensor in to operation, normal and low power mode can be selected. High performance mode cannot be selected in single data conversion mode.



In single data conversion mode either normal mode or low power mode can be selected.



High performance mode cannot be selected with single data conversion mode

## WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS





Figure 17: Sensor in operation with single data conversion mode



# 9 Operating modes

The acceleration sensor can be operated in three different operation modes which provides different combination of noise and current consumption values. These operating modes are selected by using the MODE[1:0] bits in the *CTRL\_1* register(0x20).

- High performance mode
- Normal mode
- Low power mode

| High performance mode | Normal mode | Low power mode |  |
|-----------------------|-------------|----------------|--|
| 14 bit                | 14 bit      | 12 bit         |  |

| Table 1 | 15: Acceleratio | n resolution |
|---------|-----------------|--------------|
|---------|-----------------|--------------|

By default after powering up of the sensor, it goes to power down mode. In power down mode all internal blocks are turned off to minimize the power consumption. After selecting one of the three operating modes, two configurable noise parameter options are available. This configuration is selected by writing LOW\_NOISE bit in the *CTRL\_6* register(0x25).

- Low-noise enabled (Noise is reduced)
- Low-noise disabled (Current consumption is reduced)

### 9.1 High performance mode

High performance mode provides the best performance in terms of noise. For example, a low noise level of 90  $\mu g / \sqrt{Hz}$  can be achieved with full scale range of  $\pm 2g$ , low noise bit enabled and ODR of 200 Hz. In this mode the output data rate can be configured between 12.5 Hz and 1600 Hz using *CTRL\_1* register.

### 9.2 Normal mode

The normal mode operation is a trade of between the noise and current consumption of the sensor. In this mode the output data rate can be configured between 1.6 Hz and 200 Hz using *CTRL\_1* register.

### 9.3 Low power mode

In this mode a low current consumption down to 1  $\mu$ A with ODR of 1.6 Hz can be achieved. The output data rate (ODR) can be configured between 1.6 Hz and 200 Hz using *CTRL\_1* register.

#### WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



The table 16 and table 17 shows the noise and current consumption parameters for three different operating modes, which are verified at characterization level.

| Output<br>date rate | High performance mode |                     | Norma               | l mode              | Low power mode      |                     |
|---------------------|-----------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|                     | Low Noise<br>bit: 0   | Low Noise<br>bit: 1 | Low Noise<br>bit: 0 | Low Noise<br>bit: 1 | Low Noise<br>bit: 0 | Low Noise<br>bit: 1 |
| 1.6 Hz              | -                     | -                   | 2.2                 | 2.6                 | 1                   | 1.2                 |
| 12.5 Hz             | 126                   | 155                 | 2.3                 | 4                   | 1.4                 | 1.6                 |
| 25.5 Hz             | 126                   | 155                 | 6.9                 | 7.5                 | 2.4                 | 2.7                 |
| 50 Hz               | 126                   | 155                 | 13                  | 15                  | 4                   | 4.5                 |
| 100 Hz              | 126                   | 155                 | 25                  | 29                  | 7.2                 | 8.3                 |
| 200 Hz              | 126                   | 155                 | 49.5                | 58                  | 13.8                | 16                  |
| 400/800/<br>1600 Hz | 126                   | 155                 | -                   | -                   | -                   | -                   |

Table 16: Current consumption ( $\mu A$ )

| Full scale | High performance mode |                     | Norma               | l mode              | Low power mode      |                     |
|------------|-----------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|            | Low Noise<br>bit: 0   | Low Noise<br>bit: 1 | Low Noise<br>bit: 0 | Low Noise<br>bit: 1 | Low Noise<br>bit: 0 | Low Noise<br>bit: 1 |
| ±2g        | 110                   | 90                  | 210                 | 180                 | 550                 | 450                 |
| ±4g        | 110                   | 100                 | 230                 | 190                 | 650                 | 540                 |
| ±8g        | 130                   | 120                 | 240                 | 210                 | 680                 | 580                 |
| ±16g       | 170                   | 160                 | 270                 | 240                 | 770                 | 700                 |

Table 17: Noise density at ODR = 200 Hz ( $\mu g / \sqrt{Hz}$ )

### 9.4 Single data conversion mode

This mode is available only in the normal and low power mode. It is enabled using the MODE[1:0] bits in *CTRL\_1* register(0x20). In this mode, the sensor waits for a trigger signal or enabling SLP\_MODE\_SEL bit to generate new data. After that the sensor immediately goes to power down mode. The maximum output data rate using single data conversion mode is 200 Hz.

In this mode, the data generation is achieved by two following ways:

#### 1. A rising edge trigger signal on the INT\_1 pin

In this configuration, the sensor waits for a trigger signal to generate a new data. It can be performed by sending a trigger signal from the processor to INT\_1 pin. In this case, the SLP\_MODE\_SEL should be set to '0'. The user can detect the status of the conversion using



the DRDY bit in the *STATUS* register (0x27). The status signal can also be routed to the INT\_0 pin by writing '1' to INT0\_DRDY bit in the register *CTRL\_4*. The minimum duration of trigger signal HIGH level is 20 ns.

#### 2. Writing SLP\_MODE\_1 bit to '1' in CTRL\_3 register

In this configuration, the data generation takes place by enabling SLP\_MODE\_1 bit in *CTRL\_3* register. In this case the SLP\_MODE\_SEL should be set to '1'. The user can detect the status of the conversion using DRDY bit/signal or SLP\_MODE\_1 bit. After conversion, the SLP\_MODE\_1 bit in *CTRL\_3* register(0x22) is automatically set to '0'.

The conversion time (T\_ON) in the normal and low power mode is mentioned in table 18.

| Operating mode | Conversion time (T_ON) |
|----------------|------------------------|
| Normal mode    | 2.30 ms                |
| Low power mode | 1.20 ms                |

Table 18: Conversion time



Figure 18: Single data conversion using an external trigger signal



# 10 Output data rate

The data sampling rate of the sensor is defined by output data rate. After the device is powered up with one of the three operating modes, the device is in continuous conversion of data. One of the following output data rates can be selected through the ODR bits in *CTRL\_1*. In high performance mode the output data rate of the sensor can be configured between 12.5 Hz and 1600 Hz. In normal/low power mode the output data rate of the sensor can be configured between 1.6 Hz and 200 Hz.

| Output data rate ODR[3:0] | High performance mode | Normal Mode / Low power<br>mode |  |  |
|---------------------------|-----------------------|---------------------------------|--|--|
| 0000                      | Power                 | down                            |  |  |
| 0001                      | 12.5 Hz               | 1.6 Hz                          |  |  |
| 0010                      | 12.5                  | 5 Hz                            |  |  |
| 0011                      | 25 Hz                 |                                 |  |  |
| 0100                      | 50                    | Hz                              |  |  |
| 0101                      | 100                   | Hz                              |  |  |
| 0110                      | 200                   | Hz                              |  |  |
| 0111                      | 400 Hz                | 200 Hz                          |  |  |
| 1000                      | 800 Hz 200 Hz         |                                 |  |  |
| 1001                      | 1600 Hz 200 Hz        |                                 |  |  |

Table 19: Output data rate



# 11 Acceleration bandwidth and filtering chain

The acceleration sensor sampling chain consists of a series of blocks from MEMS data to output register as shown in figure 19.

- MEMS data
- Anti-Aliasing filter
- Analog to digital converter
- Low pass filter 1 and Low pass filter 2
- High pass filter
- User offset
- Output register or FIFO buffer

The output data in the output registers can be generated through three different filtering paths as shown in the figure 19. The filter setting determines the data path.

The cut-off frequency and number of samples to discard for those three filtering paths are described in the chapter 11.1, chapter 11.2 and chapter 11.3. The register settings for the three different data paths are mentioned below.

- Low pass filter \_1 (red path) By setting FDS bit to '0' and BW\_FILT[1:0] to '00' in register *CTRL\_6*
- Low pass filter \_1 + Low pass filter \_2 (blue path) By setting FDS bit to '0' and BW\_FILT[1:0] to '01'/'10'/'11' in register CTRL\_6
- Low pass filter \_1 + High pass filter (green path) By setting FDS bit to '1' in register *CTRL\_6*



Figure 19: Block diagram of filtering chain



## 11.1 Low pass filter\_1

| Mode             | Output date rate | BW_FILT[1:0]=00                 |             |  |
|------------------|------------------|---------------------------------|-------------|--|
|                  |                  | Samples to discard <sup>1</sup> | Cutoff (Hz) |  |
|                  |                  | Settling@95%                    |             |  |
| Low power        | 1.6 Hz to 200 Hz | 0                               | 3200        |  |
| Normal           | 1.6 Hz to 200 Hz | 0                               | 360         |  |
| High performance | 12.5 Hz to 50 Hz | 0                               | ODR/2       |  |
|                  | 100 Hz to 800 Hz | 1                               | ODR/2       |  |
|                  | 1600 Hz          | 2                               | 400         |  |

Table 20: Low pass filter 1

<sup>1</sup>The starting condition of output data rate, operating mode and bandwidth do not impact the sample values to discard. Turn-on time (first sample available starting from power-down condition) is 1 / ODR.

# 11.2 Low pass filter \_1 + Low pass filter\_2

| Mode             | Output<br>date rate  | BW_FILT[1:0]=01                                         |                | BW_FILT[1:0]=10                                         |                | BW_FILT[1:0]=11                                         |                |
|------------------|----------------------|---------------------------------------------------------|----------------|---------------------------------------------------------|----------------|---------------------------------------------------------|----------------|
|                  |                      | Samples<br>to discard <sup>1</sup><br>Set-<br>tling@95% | Cutoff<br>(Hz) | Samples<br>to discard <sup>1</sup><br>Set-<br>tling@95% | Cutoff<br>(Hz) | Samples<br>to discard <sup>1</sup><br>Set-<br>tling@95% | Cutoff<br>(Hz) |
| Low power        | 1.6 Hz to<br>200 Hz  | 1                                                       | ODR/4          | 5                                                       | ODR/10         | 11                                                      | ODR/20         |
| Normal           | 1.6 Hz to<br>200 Hz  | 1                                                       | ODR/4          | 5                                                       | ODR/10         | 11                                                      | ODR/20         |
| High performance | 12.5 Hz to<br>100 Hz | 1                                                       | ODR/4          | 5                                                       | ODR/10         | 11                                                      | ODR/20         |
| High performance | 200 Hz to<br>800 Hz  | 2                                                       | ODR/4          | 5                                                       | ODR/10         | 11                                                      | ODR/20         |
| High performance | 1600 Hz              | 3                                                       | ODR/4          | 6                                                       | ODR/10         | 12                                                      | ODR/20         |

Table 21: Low pass filter\_1 + Low pass filter \_2

<sup>1</sup>The starting condition of output data rate, operating mode and bandwidth do not impact the sample values to discard.



### 11.3 Low pass filter \_1 + High pass filter

| Mode             | Output<br>date rate  | BW_FILT[1:0]=01 or 00                                   |                | BW_FILT[1:0]=10                                         |                | BW_FILT[1:0]=11                                         |                |
|------------------|----------------------|---------------------------------------------------------|----------------|---------------------------------------------------------|----------------|---------------------------------------------------------|----------------|
|                  |                      | Samples<br>to discard <sup>1</sup><br>Set-<br>tling@95% | Cutoff<br>(Hz) | Samples<br>to discard <sup>1</sup><br>Set-<br>tling@95% | Cutoff<br>(Hz) | Samples<br>to discard <sup>1</sup><br>Set-<br>tling@95% | Cutoff<br>(Hz) |
| Low power        | 1.6 Hz to<br>200 Hz  | 1                                                       | ODR/4          | 5                                                       | ODR/10         | 11                                                      | ODR/20         |
| Normal           | 1.6 Hz to<br>200 Hz  | 1                                                       | ODR/4          | 5                                                       | ODR/10         | 11                                                      | ODR/20         |
| High performance | 12.5 Hz to<br>100 Hz | 1                                                       | ODR/4          | 5                                                       | ODR/10         | 11                                                      | ODR/20         |
| High performance | 200 Hz to<br>800 Hz  | 2                                                       | ODR/4          | 5                                                       | ODR/10         | 11                                                      | ODR/20         |
| High performance | 1600 Hz              | 3                                                       | ODR/4          | 6                                                       | ODR/10         | 12                                                      | ODR/20         |

Table 22: Low pass filter\_1 + High pass filter

<sup>1</sup>The starting condition of output data rate, operating mode and bandwidth do not impact the sample values to discard.

### 11.4 User offset

In order to define user offset for X, Y, and Z axis, the USR\_OFF\_ON\_OUT is set to '1' and FDS is set to'0'. User defined offsets are subtracted from the values measured. The weight of the bits in the offset registers X\_OFS\_USR, Y\_OFS\_USR, Z\_OFS\_USR is defined through the USR\_OFF\_W bit in *CTRL\_7* register.



The offset values are signed values with two's complement

### 11.5 High pass filter path

The acceleration sensor includes an embedded high-pass filtering capability to easily remove the DC component of the measured acceleration. As shown in the figure 19, with the FDS bit in register *CTRL\_6* the user can route the filter outputs to the output registers.

It is also possible to independently apply the filter to the embedded function data (Free-fall, wake up, tap detection and etc). This means that it is possible to get filtered data while the interrupt generation works on unfiltered data.



#### 11.5.1 Reference mode

The high-pass filter can be configured in the reference mode. It can be activated by setting the HP\_REF\_MODE bit in *CTRL\_7* register. In this configuration the output data is calculated as the difference between the input acceleration and the values captured when reference mode was enabled. In this way only the difference is applied without any filtering.



Figure 20: High pass filter without REFERENCE mode



Figure 21: High pass filter with REFERENCE mode



# 12 First-In First-Out (FIFO) buffer

The acceleration sensor provides a FIFO (first-in first-out) buffer functionality to prevent continuous communication between the processor and sensor. As a result, it reduces considerable system power consumption. It can store up to 32 output data from all three axis X, Y and Z. The processor can be notified only when it is necessary to initiate burst read out of the FIFO buffer content. The interrupt pins INT\_0 and/or INT\_1 is used to generate interrupt signals, if the FIFO buffer is full.

The FIFO buffer can be operated using five different modes:

- Bypass mode
- FIFO mode
- Continuous to FIFO mode
- Bypass to Continuous mode
- Continuous mode







The FIFO buffer stores new data sets in the blocks until all the 32 slots are full. If additional new data is available, the new data replaces the old data in the buffer. The first data enters the lowest level of the buffer. When the second data is available to be stored in FIFO buffer, the first data moves one level up and the second data is stored in the lowest level and this process repeats until the buffer is full. The FIFO buffer can store the data samples with respect to the selected resolution i.e high performance/normal mode - 14 bits and low power mode - 12 bits. The rate at which data is stored in the FIFO buffer depends on the selected output data rate in *CTRL\_1* register. After enabling the buffer, the output registers (from 0x28 to 0x2D) will get the oldest data sets from the FIFO buffer except for bypass mode.

# 12.1 Bypass mode

In Bypass mode, the generated data is directly available in the output registers. FIFO buffer is not active in this mode. This mode is activated by writing FMODE[2:0] bits in *FIFO\_CTRL* register. Bypass mode is also used to clear the content of the FIFO buffer or to reset the buffer in FIFO mode.



Figure 23: Bypass mode



## 12.2 FIFO mode

In FIFO mode, the 32 levels in FIFO buffer are filled with data samples continuously. When the buffer is completely filled, the FIFO\_OVR bit goes to '1', the buffer stops collecting the data. The FIFO mode is activated by writing '001' in FMODE[2:0] field in the *FIFO\_CTRL* register.

While FIFO buffer starts collecting data, DIFF[5:0] bits in the *FIFO\_SAMPLES* register changes with respect to the number of samples stored. The speed at which the processor reads the data from the FIFO buffer is not important. Because the data collection is stopped after the buffer is full and there is no risk that buffer will overwrite the data.





In order to serve the FIFO full (DIFF[5] bit) event as soon as possible, it is recommended to route the Diff5 bit to the interrupt pin (INT\_0 or INT\_1) in order to generate an interrupt rather than FIFO\_OVR bit. The difference between the FIFO\_OVR bit and Diff5 bit is explained in figure 25.

When the FIFO mode is enabled, the buffer starts collecting the data at selected output data rate. The buffer stops collecting the data after the 32 levels are filed i.e. the incoming new data samples are ignored. The user can read the data from FIFO buffer any time, it is maintained unchanged until the Bypass mode is enabled. The FIFO\_OVR bit is reset when the first sample set has been read by the processor. By enabling the Bypass mode the FIFO mode will be reset.





Figure 25: FIFO mode interrupts

## 12.3 Continuous mode

In continuous mode, the 32 levels of the FIFO buffer is continuously filled and starts to replace new data in the place of old data, when the buffer is full. This process continues until the processor initiates a read operation to the output registers. When the 32 level buffer is completely filled, the FIFO\_FTH bit goes to '1' and it can be routed to interrupt pin which triggers the processor to read the content of FIFO buffer. This mode can be terminated by enabling Bypass mode.



The speed at which the processor read the data sets should be faster than output data rate of the sensor in order to not lose the stored data sets

When a read operation is initiated by the processor to the sensor, the content of the output registers is moved to the I<sup>2</sup>C or SPI register. The current oldest FIFO sample is shifted into the output registers in order to allow the next read operation.







# 12.4 Continuous to FIFO mode

In this mode, initially the buffer starts operating in continuous mode and switches to FIFO mode when the selected interrupt (wake-up. freel-fall, motion, etc) occurs. This mode helps to collect and analyse the output data samples after an interrupt signal (tap, motion, free-fall, etc) is generated. During this mode, the buffer works initially in continuous mode. In continuous mode, the buffer starts collecting the data samples continuously. As soon as the activated interrupt signal is generated, the FIFO mode is active and it starts collecting the output samples until it is full. When the buffer is full, the FIFO\_OVG bit is set to '1' when the next samples overwrite the oldest and the FIFO stops collecting the data.



When the selected interrupt occurs, the FIFO mode change is triggered only if the interrupt signal is routed to INT\_0 or INT\_1 pin.

The following steps are recommended to enable continuous to FIFO mode.

- Step 1: Enable interrupt features (tap, free-fall, motion and etc)
- Step 2: Route the interrupt signal to either INT\_0 or INT\_1 pin
- Step 2: Enable the continuous to FIFO mode using FMODE[2:0] in *FIFO\_CTRL* register





Figure 27: Continuous to FIFO mode

### 12.5 Bypass to continuous mode

In this mode, initially the buffer works in bypass mode and as soon as the selected interrupt signal is generated the buffer switches to continuous mode.

The following steps are recommended to enable Bypass to Continuous mode.

- Step 1: Enable interrupt features (tap, free-fall, motion and etc)
- Step 1: Set FTH[4:0] to 31
- Step 2: Route the interrupt signal to either INT\_0 or INT\_1 pin
- Step 2: Enable the Continuous to FIFO mode using FMODE[2:0] in FIFO\_CTRL register

Initially the buffer works in Bypass mode, so no data is stored in the buffer. When a selected interrupt signal is generated, the buffer switches to continuous mode and starts to fill the data at selected output data rate. When the programmed threshold is reached, the FIFO\_FTH interrupt goes HIGH, and the processor can start reading all FIFO samples (32 \* 6 bytes) as soon as possible to avoid loss of data. If the FIFO\_OVG bit was set, it will change to '0', when the first FIFO data is read creating space for new data.





Figure 28: Bypass to Continuous mode

If the processor does not initiate read operation, the buffer starts replacing old data with new data. This process will continue until the generated interrupt flag is cleared or buffer goes to Bypass mode, then the buffer stops collecting the data.

### 12.6 Understanding FIFO samples and interrupts

#### 12.6.1 FIFO samples

The samples are stored in the buffer at the rate of selected output data rate. The threshold values are defined using the FIFO\_SAMPLES register.

| Bit 7    | Bit 6    | Bit 5     | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|----------|----------|-----------|-------|-------|-------|-------|-------|
| FIFO_FTH | FIFO_OVR | DIFF[5:0] |       |       |       |       |       |

Table 23: FIFO\_Samples register

 FIFO\_FTH bit is used to notify whether the FIFO content is greater than or equal to the watermark level defined by DIFF[5:0]. This signal can be routed to either INT\_0 or INT\_1 pin.



- FIFO\_OVR bit defines whether the 32 level buffer is full or not. It can be used to notify the processor to read whole content of the buffer. When the processor starts reading the first sample in the buffer, this bit is set to '0'.
- DIFF[5:0] gives the information about number of levels in the buffer filled with data samples or number of samples in the buffer read by processor( '000000b' for FIFO empty and '100000b' for FIFO is full). This signal also be routed to either INT\_0 or INT\_1

#### 12.6.2 FIFO interrupts

#### 12.6.2.1 FIFO threshold (FIFO\_FTH bit)

The FIFO threshold is a configurable feature which can be used to produce a specific interrupt, to know whether the FIFO buffer contains at least the number of samples defined as the threshold level. The user can select the desired level in a range from 0 to 31 using the FTH[4:0] bits in the *FIFO\_CTRL* register. If the number of entries in FIFO (Diff[5:0]) is greater than or equal to the value programmed in FTH[4:0], the FIFO\_FTH bit is set HIGH in the *FIFO\_SAMPLES* register. Diff[5:0] increases by one step at the ODR frequency and decreases by one step every time that a sample reading is performed by the host controller.

#### 12.6.2.2 FIFO full (Diff5 bit)

When the buffer is full, the sensor can be configured to generate an interrupt signal using Diff5 bit. In order to perform this, set the INT0\_DIFF5 bit in the *CTRL\_4* register to '1' or INT1\_DIFF5 bit in the *CTRL\_5* register to '1'. To avoid losing samples, the FIFO reading operation must start and complete inside 1 ODR window.

#### 12.6.2.3 FIFO overrun (FIFO\_OVR)

It is possible to configure the device to generate an interrupt using FIFO\_OVR, if the overrun event occurs in FIFO buffer. In order to initiate this, set the INT1\_OVR bit of the *CTRL\_5* register to '1'.

# 12.7 How to read data from FIFO Buffer

When any of the operating FIFO buffer mode is selected except Bypass mode, the first sample stored in the buffer is always read from the output registers. After reading the output data registers, the FIFO blocks are moved one level up vertically to allocate space to store new samples. The whole content of the FIFO buffer i.e. 32 level of 6 bytes (total of 192 bytes) of data samples from X\_L, X\_H, Y\_L, Y\_H, Z\_L and Z\_H can be read at once. The content of the FIFO buffer will be the same even after reading the data and it will be replaced only when new set of samples stored in FIFO buffer. When the processor initiates a read operation to the output register 0x28, the automatic increment of the address 0x29, 0x2A, 0x2B, 0x2C and 0x2D will be performed, if the IF\_ADD\_INC bit is enabled in *CTRL\_2* register.

The standard I<sup>2</sup>C communication protocol has two clock frequencies, standard mode of 100 kHz and full speed mode of 400 kHz clock. In order to perform read operation, the I<sup>2</sup>C communication takes 29 clock signals to initiate read operation for a specific register. It starts with a start



condition + slave address + write register + read register. Additionally, to read every byte (8 bit register value) 9 clock pulses are necessary. In total 83 clock pulses are used to read a one sample set from the output registers of X, Y and Z axis (0x28, 0x29, 0x2A, 0x2B, 0x2C and 0x2D). In order to read single sample set from output register it takes 83 pulses \* 1/100 kHz (830  $\mu$ s). To read the whole content of the buffer, a total of 17.57 ms (29 +9 \* 192) time is necessary.

In order to not lose samples, the application should read samples before the FIFO becomes full, setting a threshold and using the FTH interrupt.

| Output data rate (Hz) | FTH_TH (I <sup>2</sup> C - 100 kHz) | FTH_TH (l <sup>2</sup> C - 400 kHz) |
|-----------------------|-------------------------------------|-------------------------------------|
| 50                    | 32                                  | 32                                  |
| 100                   | 17                                  | 32                                  |
| 200                   | 8                                   | 32                                  |
| 400                   | 4                                   | 17                                  |
| 800                   | 1                                   | 8                                   |
| 1600                  | -                                   | 4                                   |

Table 24: Threshold function



# **13 Interrupt pin and functionality**

The two independent interrupt pins INT\_0 and INT\_1 of the sensor can be used to route the following signals.

- Motion detection interrupt signal
- DRDY signal
- FIFO notification signal

# 13.1 INT\_0 and INT\_1

All the motion detection interrupt signals can be routed to the physical interrupt (either INT\_0 or INT\_1) pins by writing '1' to INTERRUPTS\_ENABLE bit in *CTRL\_7* register, otherwise it can be identified by reading their corresponding status or source register. By default, the bits in the control registers (*CTRL\_4* and *CTRL\_5*) are disabled i.e '0'. Any specific motion detection interrupt signals can be routed to the physical interrupt pins by enabling the following bits in the registers *CTRL\_4* and *CTRL\_5*.

| Bit 7   | Bit 6                   | Bit 5       | Bit 4       | Bit 3        | Bit 2          | Bit 1        | Bit 0         |
|---------|-------------------------|-------------|-------------|--------------|----------------|--------------|---------------|
| INT0_6D | INT0_<br>SINGLE<br>_TAP | INT0_<br>WU | INT0_<br>FF | INT0_<br>TAP | INT0_<br>DIFF5 | INT0_<br>FTH | INT1_<br>DRDY |

Table 25: CTRL\_4

- INT0\_6D: 6D orientation event detect is routed to the INT\_0 pin
- INT0\_SINGLE\_TAP: Single-tap event detect is routed to the INT\_0 pin
- INT0\_WU:: Wakeup event detect is routed to the INT\_0 pin
- INT0\_FF: Free-fall event detect is routed to the INT\_0 pin
- INT0\_TAP: Double-tap event detect is routed to the INT\_0 pin
- INT0\_DIFF5: FIFO full event is routed to the INT\_0 pin
- INT0\_FTH: FIFO threshold event is routed to the INT\_0 pin
- INT0\_DRDY: DRDY is routed to the INT\_0 pin

| Bit 7                    | Bit 6                  | Bit 5         | Bit 4               | Bit 3        | Bit 2          | Bit 1        | Bit 0         |
|--------------------------|------------------------|---------------|---------------------|--------------|----------------|--------------|---------------|
| INT1_<br>SLEEP_<br>STATE | INT1_<br>SLEEP_<br>CHG | INT1_<br>BOOT | INT1_<br>DRDY<br>_T | INT1_<br>OVR | INT1_<br>DIFF5 | INT1_<br>FTH | INT1_<br>DRDY |

Table 26: CTRL\_5



- INT1\_SLEEP\_STATE: SLEEP\_STATE enable is routed to the INT\_1 pin
- INT1\_SLEEP\_CHG: Sleep change status is routed to the INT1 pin
- INT1\_BOOT: Boot state is routed to the INT\_1 pin
- INT1\_DRDY\_T: Temperature DRDY is routed to the INT\_1 pin
- INT1\_OVR: FIFO overrun interrupt is routed to the INT\_1 pin
- INT1\_DIFF5: FIFO full detect is routed to the INT\_1 pin
- INT1\_FTH: FIFO threshold event is routed to the INT\_1 pin
- INT1\_DRDY: Acceleration DRDY is routed to the INT\_1 pin

There is a possibility that more than one interrupt signal is routed to the same interrupt pin. In that case, a logic level OR combination of the selected interrupt signal is generated. To know which motion detection event has triggered the interrupt signal, the respective status register has to be read. After reading the status register, the generated bit in the status register will be cleared.

# 13.2 Data ready - DRDY

The DRDY bit status can either be read from *STATUS* register (0x27) or can be routed directly to interrupt pins. When new data is generated the DRDY bit is set to '1' and it is set to '0' when no data is generated. This DRDY signal can be routed to INT\_0 interrupt pin by enabling the INT0\_DRDY bit in *CTRL\_4* register or to INT\_1 interrupt pin by enabling INT1\_DRDY bit in *CTRL\_5* register. If any of the output channel registers (0x29, 0x2B, 0x2D) are read, the DRDY signal goes LOW.



Figure 29: DRDY signal



# 14 Application specific sensor features

# 14.1 Single tap/Double tap

The single tap event interrupt is generated when the applied tap acceleration to any axis is greater than defined threshold and returns below within specific interval time. Similarly in double tap event an interrupt is generated, if two consecutive tap acceleration applied to any axis is greater than the threshold with duration time after first tap acceleration.

# 14.2 Activity/Inactivity

The activity/inactivity function monitors the sensor, which defines whether the sensor is active or not. This function allows to develop application with low power consumption. If the sensor is not active, the output data rate automatically goes to output data rate of 12.5 Hz with low power operating mode. As soon as the sensor detects an activity, the output data rate is switched back to the selected output data rate.

## 14.3 Stationary/Motion

Stationary/motion function is similar to the activity/inactivity function but the output data rate and operating mode will not change after the motion is detected.

## 14.4 6D Orientation

Six dimension (6D) orientation of the sensor is detected when one axis exceeds a selected threshold and the acceleration values from other two axes are lower than the defined threshold value.

### 14.5 Wake-Up

If a number of data samples exceed the defined threshold on both positive and negative acceleration a wake-up interrupt signal is generated. It can either be achieved by setting high-pass filter or user defined offset function.

### 14.6 Free-Fall

Free fall detection interrupt is generated when the device is in free-fall i.e. the acceleration measured in all axes goes to zero. In a real case, a free-fall zone is defined around the zero-g level where all the acceleration values from the three axes are small enough to generate the interrupt.



For more information about the sensor features please refer to the overview of useful application note section



# 15 Self test

The acceleration sensor includes a self test feature which tests the sensor functionality without any external force. When the self test feature is enabled, an actuation force is applied to the sensor which causes the non-stationary part to move. This change in the movement provides the change in the DC level of the sensor.

The self test function is enabled by writing '01' to ST[7:6] in *CTRL\_3* register which causes movement in positive direction of the axis. Similarly by writing '10' to ST[7:6] in *CTRL\_3* register causes the movement in negative direction of the axis. When the accelerometer self test functionality is enabled, the sensor output level is given by the algebraic sum of the data produced by the electrostatic test force and gravity.



The device should be fixed without any movement during self test procedure

The following procedure is recommended for the self test verification. Refer to the block diagram in the figure 30 for further details.

- Average five data samples before enabling the self test
- Average five data samples after enabling the self test
- The difference in the absolute value of each axis provides the self test induced DC acceleration value.
- Verify the value, whether it is in the range of 70 mg to 1500 mg

#### WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS





#### Figure 30: Self test procedure



# 16 Sensor output data

### 16.1 Acceleration sensor

The acceleration output data is obtained by reading output registers (0x28, 0x29, 0x2A, 0x2B, 0x2C and 0x2D). The 8-bit output data from the registers of least significant bit and most significant bit are concatenated to get 16-bit data for each axis i.e. X, Y and Z axis. The acceleration data is represented as 16-bit value, left aligned and provided in two's complement. The value is multiplied with the respective sensitivity parameter to convert the data related to the value in mg.

Below is an example of how to convert the output data into an acceleration value in mg, with an assumption of the sensor operating in high performance mode with full scale selection of  $\pm 16g$ .

Step 1:

Read the output registers.

- 1. X\_OUT\_L (0x28)
- 2. X\_OUT\_H (0x29)
- 3. Y\_OUT\_L (0x2A)
- 4. Y\_OUT\_H (0x2B)
- 5. Z\_OUT\_L (0x2C)
- 6. Z\_OUT\_H (0x2D)

Step 2:

Concatenation of two 8-bit output values from the registers to get a signed int 16-bit output value for each axis. For each of X, Y, and Z axis, the bits from "\_H" should be copied into bits 15 to 8 of the resulting signed 16-bit integer, and the bits from "\_L" should be copied into bits 7 to 0 of the resulting signed 16-bit integer.

- **1.**  $X_{16} = (X_{OUT} + \ll 8) | X_{OUT} +$
- **2.**  $Y_{16} = (Y_{OUT} H \ll 8) | Y_{OUT} L$
- **3.**  $Z_{16} = (Z_{OUT} + \ll 8) | Z_{OUT} +$



Step 3:

The 16-bit value is right-shifted by 2 bits to discard the unused least significant bits and obtain the 14-bit output data. Multiplying it with respective sensitivity factor will provide the acceleration value in mg.

Sensitivity factor for  $\pm 2g$  full scale (High performance mode) = 0.244 mg/digit Sensitivity factor for  $\pm 4g$  full scale (High performance mode) = 0.488 mg/digit Sensitivity factor for  $\pm 8g$  full scale (High performance mode) = 0.976 mg/digit Sensitivity factor for  $\pm 16g$  full scale (High performance mode) = 1.952 mg/digit

Use floating-point numbers for the resulting values, such as:

- 1. X\_float = X\_14 \* sensitivity factor = value in mg
- 2. Y\_float = Y\_14 \* sensitivity factor = value in mg
- 3. Z\_float =  $Z_{14}$  \* sensitivity factor = value in mg



WSEN\_ITDS 3-axis acceleration sensor SDK is implemented with the above steps. The sensor SDK is available in GitHub. *https://github.com/WurthElektronik* 



### 16.2 Temperature sensor

The acceleration sensor includes an embedded temperature sensor for ambient temperature measurement. The temperature data is represented as a 12 bit in two's complement form and left aligned in the output registers  $T_OUT_L$  (0x0D) and  $T_OUT_H$  (0x0E). Similarly the temperature data is also represented as a 8 bit output data in two's complement form in the output register  $T_OUT$  (0x26).

| Parameter                   | Symbol | Test condition                                                                                             | Min. | Тур. | Max. | Unit |
|-----------------------------|--------|------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Temperature<br>refresh rate |        | High performance mode for<br>all ODRs / Normal Mode &<br>Low power mode for ODRs<br>equal to 200/100/50 Hz |      | 50   |      | Hz   |
|                             |        | Normal mode & Low power<br>mode at ODR - 25 Hz                                                             |      | 25   |      |      |
|                             |        | Normal mode & Low power<br>mode at ODR - 12.5 Hz                                                           |      | 12.5 |      |      |
|                             |        | Normal mode & Low power<br>mode at ODR - 1.6 Hz                                                            |      | 1.6  |      |      |

Table 27: Temperature refresh rate



We recommend our WSEN-TIDS temperature sensor for high accurate and precise temperature measurements.

#### 16.2.1 12-bit temperature sensor output

To get the 12 bit temperature value from the output registers  $T_OUT_L$  (0x0D) and  $T_OUT_H$  (0x0E), first concatenate the  $T_OUT_L$  (0x0D) and the  $T_OUT_H$  (0x0E) register (16 bits) i.e. temperature = (0x0E  $\ll 8 \mid 0x0D$ ). Then consider only the first 12 bits, converting to the decimal value using two's complement, divide for the sensitivity of 16 LSB/°C and finally sum it with 25 °C.

Example code:

```
float_t temp_raw_to_celsius (int16_t temperature)
{
   return (((float_t)temperature / 16.0f) + 25.0f);
}
```



#### 16.2.2 8-bit temperature sensor output

The interpretation of temperature value from the output register  $T_OUT$  (0x26) value is calculated from the look up table (see table 28). The values listed in the table are provided under the hypothesis of perfect device calibration with no offset or error.

| Temperature values | T_Out (0x26) |
|--------------------|--------------|
| -45 ℃              | 0xBA         |
| -44 °C             | 0xBB         |
| -43 <i>°</i> C     | 0xBC         |
|                    |              |
|                    |              |
|                    |              |
|                    |              |
|                    | <u>.</u>     |
| 19℃                | 0xFA         |
| 20 °C              | 0xFB         |
| 21 °C              | 0xFC         |
| 22°C               | 0xFD         |
| 23 °C              | 0xFE         |
| 24°C               | 0xFF         |
| 25℃                | 0x00         |
| 26 ℃               | 0x01         |
| 27 °C              | 0x02         |
| 28 °C              | 0x03         |
| 29°C               | 0x04         |
| 30 ℃               | 0x05         |
| 31 ℃               | 0x06         |
|                    |              |
|                    |              |
|                    |              |
|                    |              |
|                    |              |
| 83 °C              | 0x3A         |
| 84°C               | 0x3B         |
| 85 <i>°</i> C      | 0x3C         |

Table 28: Temperature look up table

# 17 Register mapping

| Register<br>Addr<br>(Hex) | Name                  | Bit 7                                                                                                                   | Bit 6             | Bit 5           | Bit 4          | Bit 3      | Bit 2            | Bit 1        | Bit 0      | Туре | Comments                      |
|---------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------|------------|------------------|--------------|------------|------|-------------------------------|
| 0x0D                      | T_OUT_L               |                                                                                                                         | TEMP[3:0] 0 0 0 0 |                 |                |            |                  |              |            |      | Temperature data registers    |
| 0x0E                      | T_OUT_H               |                                                                                                                         | TEMP[7:0]         |                 |                |            |                  |              |            | R    |                               |
| 0x0F                      | Device_ID             | 0                                                                                                                       | 1                 | 0               | 0              | 0          | 1                | 0            | 0          | R    | Device address                |
| 0x10-1F                   | Reserved <sup>1</sup> |                                                                                                                         |                   |                 | -              |            |                  |              |            | -    | Reserved                      |
| 0x20                      | CTRL_1                |                                                                                                                         | ODR[3:0]          |                 |                | MODE[      | [1:0]            | LP_MOD       | DE[1:0]    | R/W  | Control registers             |
| 0x21                      | CTRL_2                | BOOT                                                                                                                    | SOFT_RESET        | 0               | CS_PU_DISC     | BDU        | IF_ADD_INC       | I2C_DISABLE  | 0          | R/W  |                               |
| 0x22                      | CTRL_3                | ST[1:0                                                                                                                  | 0]                | PP_OD           | LIR            | H_LACTIVE  | 0                | SLP_MODE_SEL | SLP_MODE_1 | R/W  |                               |
| 0x23                      | CTRL_4                | INT0_6D                                                                                                                 | INT0_SINGLE_TAP   | INT0_WU         | INT0_FF        | INT0_TAP   | INT0_DIFF5       | INT0_FTH     | INT0_DRDY  | R/W  |                               |
| 0x24                      | CTRL_5                | INT1_SLEEP_STATE                                                                                                        | INT1_SLEEP_CHG    | INT1_BOOT       | INT1_DRDY_T    | INT1_OVR   | INT1_DIFF5       | INT1_FTH     | INT1_DRDY  | R/W  |                               |
| 0x25                      | CTRL_6                | BW_FILT                                                                                                                 | [1:0]             | FS[1            | :0]            | FDS        | LOW_NOISE        | 0            | 0          | R/W  |                               |
| 0x26                      | T_OUT                 |                                                                                                                         |                   |                 | TEMP[7:0]      | -          |                  |              |            | R    | Temperature data register     |
| 0x27                      | STATUS                | FIFO_THS                                                                                                                | WU_IA             | SLEEP_STATE     | DOUBLE_TAP     | SINGLE_TAP | 6D_IA            | FF_IA        | DRDY       | R    | Status data register          |
| 0x28                      | X_OUT_L               |                                                                                                                         | X_L               | _[3:0]          |                | X_L[1:     | .0] <sup>2</sup> | 0            | 0          | R    | Acceleration data registers   |
| 0x29                      | X_OUT_H               |                                                                                                                         | X_H[7:0]          |                 |                |            |                  |              |            | R    |                               |
| 0x2A                      | Y_OUT_L               |                                                                                                                         | Y_L               | _[3:0]          |                | Y_L[1:     | :0] <sup>2</sup> | 0            | 0          | R    |                               |
| 0x2B                      | Y_OUT_H               |                                                                                                                         |                   |                 | Y_H[7:0]       |            |                  |              |            | R    |                               |
| 0x2C                      | Z_OUT_L               |                                                                                                                         | Z_L               | .[3:0]          |                | Z_L[1:     | 0] <sup>2</sup>  | 0            | 0          | R    |                               |
| 0x2D                      | Z_OUT_H               |                                                                                                                         |                   |                 | Z_H[7:0]       |            |                  |              |            | R    |                               |
| 0x2E                      | FIFO_CTRL             |                                                                                                                         | FMODE[2:0]        |                 |                |            | FTH[4:0]         |              |            | R/W  | FIFO Control register         |
| 0x2F                      | FIFO_SAMPLES          | FIFO_FTH                                                                                                                | FIFO_OVR          |                 | •              | DIFF[5:0]  |                  |              |            | R    | Unread samples stored in FIFO |
| 0x30                      | TAP_X_TH              | 4D_EN                                                                                                                   | 6D                | _TH[1:0]        |                | TA         | P_X_TH[4:0]      |              |            | R/W  | Tap thresholds                |
| 0x31                      | TAP_Y_TH              |                                                                                                                         | TAP_PRIOR[2:0]    |                 |                | TA         | P_Y_TH[4:0]      |              |            | R/W  |                               |
| 0x32                      | TAP_Z_TH              | TAP_X_EN                                                                                                                | TAP_Y_EN          | TAP_Z_EN        |                | TA         | P_Z_TH[4:0]      |              |            | R/W  |                               |
| 0x33                      | INT_DUR               |                                                                                                                         | LATEN             | ICY[3:0]        |                | QUIET      | [1:0]            | SHOCK        | <[1:0]     | R/W  | Interrupt duration            |
| 0x34                      | WAKE_UP_TH            | SINGLE_DOUBLE_TAP                                                                                                       | SLEEP_ON          |                 |                | WK_TH[5:0] |                  |              |            | R/W  | Wake up threshold             |
| 0x35                      | WAKE_UP_DUR           | FF_DUR5                                                                                                                 | WAKE              | _DUR[1:0]       | STATIONARY     |            | SLEEP_D          | DUR[3:0]     |            | R/W  | Wake up duration              |
| 0x36                      | FREE_FALL             |                                                                                                                         |                   | FF_DUR[4:0]     |                |            |                  | FF_TH[2:0]   |            | R/W  | Free fall configuration       |
| 0x37                      | STATUS_DETECT         | OVR                                                                                                                     | DRDY_T            | SLEEP_STATE_IA  | DOUBLE_TAP     | SINGLE_TAP | 6D_IA            | FF_IA        | DRDY       | R    | Status register               |
| 0x38                      | WAKE_UP_EVENT         | 0                                                                                                                       | 0                 | FF_IA           | SLEEP_STATE IA | WU_IA      | X_WU             | Y_WU         | Z_WU       | R    | Wake up event                 |
| 0x39                      | TAP_EVENT             | 0                                                                                                                       | TAP_IA            | SINGLE_TAP      | DOUBLE_TAP     | TAP_SIGN   | X_TAP            | Y_TAP        | Z_TAP      | R    | Tap event                     |
| 0x3A                      | 6D EVENT              | 0                                                                                                                       | 6D IA             | ZH              | ZL             | YH         | YL               | XH           | <br>XL     | R    | 6D event                      |
| 0x3B                      | ALL INT EVENT         | 0                                                                                                                       | 0                 | SLEEP CHANGE IA | 6D IA          | DOUBLE TAP | SINGLE TAP       | WU IA        | FF IA      | R    |                               |
| 0x3C                      | X OFS USR             | X OFS USR[7:0]                                                                                                          |                   |                 |                |            |                  |              | R/W        |      |                               |
| 0x3D                      | Y OFS USR             | Y_OFS_USR[7:0]                                                                                                          |                   |                 |                |            |                  |              | R/W        |      |                               |
| 0x3E                      | Z OFS USR             | Z OFS USR[7:0]                                                                                                          |                   |                 |                |            |                  |              | R/W        |      |                               |
| 0x3F                      | CTRL 7                | Z_OFS_USR[7:0] DRDY PULSED INT1 ON INT0 INTERRUPTS ENABLE USR OFF ON OUT USR OFF ON WU USR OFF W HP REF MODE LPASS ON6D |                   |                 |                |            |                  | R/W          |            |      |                               |



<sup>1</sup> The registers contents that are loaded at boot procedure should not be changed. They contain the factory calibration values and their content is automatically restored when the device is powered up.



Writing to Reserved registers (0x10 - 0x1F) is not allowed, it will cause permanent damage to the sensor

<sup>2</sup> If Low power mode is enabled this bit is set to '0'

# **18 Register description**

# 18.1 T\_OUT\_L (0x0D)

The value of the temperature output registers  $T_OUT_L(0x0D)$  and  $T_OUT_H(0x0E)$  is expressed in 12-bit resolution. Please refer chapter 15.2.1 to obtain the temperature value from 12-bit value of the output registers.

| Bit 7 | Bit 6 | Bit 5             | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------------------|-------|-------|-------|-------|-------|------|
|       | TEM   | <b>&gt;</b> [3:0] |       | 0     | 0     | 0     | 0     | R    |

Table 29: T\_OUT\_L register

| bits      | Description                                                                                                                                                                                                       |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEMP[3:0] | 4 least significant bits (LSB) of the temperature sensor output. Sensitivity = 1/16 ℃/LSB. <i>T_OUT_L</i> (0x0D) together with <i>T_OUT_H</i> (0x0E) forms the value expressed as 16 bit word in two's complement |

Table 30: *T\_OUT\_L* register description

# 18.2 T\_OUT\_H (0x0E)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3             | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------------------|-------|-------|-------|------|
|       |       |       | TEM   | <b>&gt;</b> [7:0] |       |       |       | R    |

Table 31: *T\_OUT\_H* register



| bits      | Description                                                                                                                                                                                                             |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEMP[7:0] | 8 most significant bits (MSB) of the temperature sensor output. Sensitivity<br>= 1/16 °C/LSB. <i>T_OUT_L</i> (0x0D) together with <i>T_OUT_H</i> (0x0E) forms the<br>value expressed as 16 bit word in two's complement |

Table 32: T\_OUT\_H register description

### 18.3 Device\_ID (0x0F)

The value of this register gives the device ID, a value which is fixed: 0x44(b01000100).

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------|-------|-------|-------|------|
| 0     | 1     | 0     | 0     | 0     | 1     | 0     | 0     | R    |

Table 33: Device\_ID register

# 18.4 CTRL\_1 (0x20)

| Bit 7 | Bit 6    | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0   | Туре |
|-------|----------|-------|-------|-------|--------|-------|---------|------|
|       | ODR[3:0] |       |       | MOD   | E[1:0] | LP_MO | DE[1:0] | R/W  |

Table 34: CTRL\_1 register

ODR[3:0] is used to select the operating mode and output data rate.

| ODR[3:0] | Power down / data rate configuration                             |
|----------|------------------------------------------------------------------|
| 0000     | Power down                                                       |
| 0001     | High performance / Normal mode - 12.5 Hz & Low power mode 1.6 Hz |
| 0010     | High performance / Normal mode / Low power mode - 12.5 Hz /      |
| 0011     | High performance / Normal mode / Low power mode - 25 Hz /        |
| 0100     | High performance / Normal mode / Low power mode - 50 Hz /        |
| 0101     | High performance / Normal mode / Low power mode - 100 Hz /       |
| 0110     | High performance / Normal mode / Low power mode - 200 Hz /       |
| 0111     | High performance - 400 Hz / Normal mode & Low power mode 200 Hz  |
| 1000     | High performance - 800 Hz / Normal mode & Low power mode 200 Hz  |
| 1001     | High performance - 1600 Hz / Normal mode & Low power mode 200 Hz |

Table 35: Output data rate configuration



| MODE[1:0] | Operating mode and resolution                                        |
|-----------|----------------------------------------------------------------------|
| 00        | Normal mode (14-bit resolution) / Low power mode (12-bit resolution) |
| 01        | High performance mode(14-bit resolution)                             |
| 10        | Single data conversion on demand mode (12/14-bit resolution)         |
| 11        | _                                                                    |

#### Table 36: Mode selection

| LP_MODE[1:0] | Operating mode and resolution      |
|--------------|------------------------------------|
| 00           | Low power mode (12-bit resolution) |
| 10           | Normal mode (14-bit resolution)    |

Table 37: Normal and Low power mode selection

# 18.5 CTRL\_2 (0x21)

| Bit 7 | Bit 6          | Bit 5          | Bit 4          | Bit 3 | Bit 2          | Bit 1           | Bit 0          | Туре |
|-------|----------------|----------------|----------------|-------|----------------|-----------------|----------------|------|
| BOOT  | SOFT_<br>RESET | 0 <sup>1</sup> | CS_PU_<br>DISC | BDU   | IF_ADD<br>_INC | I2C_<br>DISABLE | 0 <sup>1</sup> | R/W  |

Table 38: CTRL\_2 register

1. this bit must bit set to 0 for proper operation of the sensor.



| bits            | Description                                                                                                                                                                                                                                                                     |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BOOT            | This bit is set to '1' by the user to re-boot the sensor. The correct trimming parameters are then retrieved from the non-volatile memory into the registers. After boot sequence is completed, this bit automatically returns to 0. Default value: 0 (0: disabled, 1: enabled) |
| SOFT_<br>RESET  | This bit is set to '1' by the user to reset all control registers of the sensor.<br>After reset is completed, this bit automatically returns to 0. Default value: 0<br>(0: disabled, 1: enabled)                                                                                |
| CP_PU_<br>DISC  | Disconnect CS pull-up. Default value: 0 (0: pull-up connected to CS pin, 1: pull-up disconnected to CS pin)                                                                                                                                                                     |
| BDU             | Block data update. Default value: 0 (0: Continuous update, 1: Output registers are not updated until MSB and LSB read)                                                                                                                                                          |
| IF_ADD_<br>INC  | Register address automatically incremented during multiple byte access with I <sup>2</sup> C or SPI interface. Default value 1. (0: disabled, 1: enabled)                                                                                                                       |
| I2C_<br>DISABLE | Disable I <sup>2</sup> C communication. Default value: 0 (0: I <sup>2</sup> C interface enabled, 1: I <sup>2</sup> interface disabled)                                                                                                                                          |

Table 39: CTRL\_2 register description

#### 18.5.1 Block data update (BDU)

It is strongly recommended to set the BDU bit to '1' in the *CTRL\_1* register. By default the BDU bit is '0' and the output registers are continuously updated. When the BDU bit is set to '1' the content of the output registers is not updated until both MSB and LSB are read. It avoids reading values related to different samples. As soon as the BDU is activated, the output registers always contain the most recent output data produced by the sensor. If the processor initiate the read function of a given pair ( $X_OUT_L$  and  $X_OUT_H$ ,  $Y_OUT_L$  and  $Y_OUT_H$ ,  $Z_OUT_L$  and  $Z_OUT_H$ ), the update for that pair is blocked until both MSB and LSB of the data are read.

# 18.6 CTRL\_3 (0x22)

| Bit 7 | Bit 6 | Bit 5     | Bit 4 | Bit 3         | Bit 2 | Bit 1                | Bit 0              | Туре |
|-------|-------|-----------|-------|---------------|-------|----------------------|--------------------|------|
| ST[   | 1:0]  | PP_<br>OD | LIR   | H_<br>LACTIVE | 0     | SLP_<br>MODE<br>_SEL | SLP_<br>MODE<br>_1 | R/W  |

Table 40: CTRL\_3 register

#### WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



| bits             | Description                                                                                                                                                                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ST[1:0]          | Self test enable. Default value: 00                                                                                                                                                                                                                                                               |
| PP_OD            | Push-pull/open-drain selection on interrupt pin. Default: 0 (0: push-pull, 1: open-drain)                                                                                                                                                                                                         |
| LIR              | Latched interrupt. Switches between latched ('1'-logic) and pulsed<br>('0'-logic) mode for sensor function source signals and the signal routed to<br>interrupt pins. Default value: 0 (0: Interrupt request not latched, 1: interrupt<br>request latched)                                        |
| H_LACTIVE        | Interrupt active HIGH, LOW. Default: 0 (0: active HIGH, 1: active LOW)                                                                                                                                                                                                                            |
| SLP_MODE<br>_SEL | Single data conversion on demand selection. 0: enabled by external trigger signal on INT_1, 1: enabled by writing SLP_MODE_1 to 1 using I <sup>2</sup> C or SPI.                                                                                                                                  |
| SLP_MODE<br>_1   | Single data conversion on demand mode enable. When SLP_MODE_SEL<br>= '1' and this bit is set to '1', single data conversion on demand mode<br>starts. When XL data are available in the registers, this bit is set to '0'<br>automatically and the device is ready for another triggered session. |

Table 41: CTRL\_3 register description

| ST[1:0] | Self-test mode          |
|---------|-------------------------|
| 00      | Normal mode             |
| 01      | Positive sign self-test |
| 10      | Negative sign self-test |
| 11      | -                       |

Table 42: Self-test mode



# 18.7 CTRL\_4 (0x23)

| Bit 7       | Bit 6                  | Bit 5       | Bit 4       | Bit 3        | Bit 2          | Bit 1        | Bit 0         | Туре |
|-------------|------------------------|-------------|-------------|--------------|----------------|--------------|---------------|------|
| INT0_<br>6D | IN0_<br>SINGLE<br>_TAP | INT0<br>_WU | INT0<br>_FF | INT0<br>_TAP | INT0_<br>DIFF5 | INT0_<br>FTH | INT0_<br>DRDY | R/W  |

Table 43: CTRL\_4 register

| bits                    | Description                                                                                         |
|-------------------------|-----------------------------------------------------------------------------------------------------|
| INT0_6D                 | 6D recognition signal is routed to INT_0 pin. Default: 0 (0: disabled, 1:<br>enabled)               |
| INT0_<br>SINGLE_<br>TAP | Single-tap recognition signal is routed to INT_0 pin. Default value: 0 (0: disabled, 1: enabled)    |
| INT0_WU                 | Wakeup recognition signal is routed to INT_0 pin. Default value: 0 (0: disabled, 1: enabled)        |
| INT0_FF                 | Free-fall recognition signal is routed to INT_0 pin. Default value: 0 (0:<br>disabled, 1: enabled)  |
| INT0_TAP                | Double-tap recognition signal is routed to INT_0 pin. Default value: 0 (0: disabled, 1: enabled)    |
| INT0_DIFF5              | FIFO full recognition signal is routed to INT_0 pin. Default value: 0 (0: disabled, 1: enabled)     |
| INT0_FTH                | FIFO threshold interrupt signal is routed to INT_0 pin. Default value: 0 (0: disabled, 1: enabled)) |
| INT0_DRDY               | Data-Ready interrupt signal is routed to INT_0 pin. Default value: 0 (0: disabled, 1: enabled)      |

Table 44: CTRL\_4 register description



# 18.8 CTRL\_5 (0x24)

| Bit 7                    | Bit 6                  | Bit 5         | Bit 4           | Bit 3        | Bit 2          | Bit 1        | Bit 0         | Туре |
|--------------------------|------------------------|---------------|-----------------|--------------|----------------|--------------|---------------|------|
| INT1_<br>SLEEP<br>_STATE | INT1_<br>SLEEP_<br>CHG | INT1_<br>BOOT | INT1_<br>DRDY_T | INT1_<br>OVR | INT1_<br>DIFF5 | INT1_<br>FTH | INT1_<br>DRDY | R/W  |

Table 45: CTRL\_5 register

| bits                     | Description                                                                                         |  |  |  |  |
|--------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|
| INT1_<br>SLEEP<br>_STATE | Sleep state signal is routed to INT_1 pin. Default: 0 (0: disabled, 1:<br>enabled)                  |  |  |  |  |
| INT1_<br>SLEEP_<br>CHG   | EEP_   Sleep change status signal is routed to INI_1 pin. Default value: 0 (0:                      |  |  |  |  |
| INT1_BOOT                | Boot status signal is routed to INT_1 pin. Default value: 0 (0: disabled, 1: enabled)               |  |  |  |  |
| INT1_DRDY<br>_T          | Temperature data-ready signal is routed to INT_1 pin. Default value: 0 (0: disabled, 1: enabled)    |  |  |  |  |
| INT1_OVR                 | FIFO overrun interrupt signal is routed to INT_1 pin. Default value: 0 (0: disabled, 1: enabled)    |  |  |  |  |
| INT1_DIFF5               | FIFO full recognition signal is routed to INT_1 pin. Default value: 0 (0: disabled, 1: enabled)     |  |  |  |  |
| INT1_FTH                 | FIFO threshold interrupt signal is routed to INT_1 pin. Default value: 0 (0: disabled, 1: enabled)) |  |  |  |  |
| INT1_DRDY                | Data-Ready interrupt signal is routed to INT_1 pin. Default value: 0 (0: disabled, 1: enabled)      |  |  |  |  |

Table 46: CTRL\_5 register description



# 18.9 CTRL\_6 (0x25)

| Bit 7 | Bit 6     | Bit 5 | Bit 4 | Bit 3 | Bit 2         | Bit 1 | Bit 0 | Туре |
|-------|-----------|-------|-------|-------|---------------|-------|-------|------|
| BW_   | FILT[1:0] | FS    | [1:0] | FDS   | LOW_<br>NOISE | 0     | 0     | R/W  |

Table 47: *CTRL\_6* register

| bits      | Description                                                                                                    |
|-----------|----------------------------------------------------------------------------------------------------------------|
| FDS       | Filtered data type selection. Default: 0 (0: low-pass filter path selected, 1: high-pass filter path selected) |
| LOW_NOISE | Low noise configuration (0: disabled, 1: enabled)                                                              |

Table 48: *CTRL\_6* register description

| BW_FILT[1:0] | Bandwidth selection                      |  |  |  |  |
|--------------|------------------------------------------|--|--|--|--|
| 00           | ODR/2 (except for ODR = 1600 Hz, 400 Hz) |  |  |  |  |
| 01           | ODR/4 (High pass / Low pass filter)      |  |  |  |  |
| 10           | ODR/10 (High pass / Low pass filter)     |  |  |  |  |
| 11           | ODR/20 (High pass / Low pass filter)     |  |  |  |  |

Table 49: Filtering cut-off selection

| FS[1:0] | Full scale selection |  |  |  |  |  |
|---------|----------------------|--|--|--|--|--|
| 00      | $\pm 2g$             |  |  |  |  |  |
| 01      | $\pm 4g$             |  |  |  |  |  |
| 10      | $\pm 8g$             |  |  |  |  |  |
| 11      | ±16g                 |  |  |  |  |  |

Table 50: Full scale selection

# 18.10 T\_OUT (0x26)

Temperature output data in 8-bit resolution.

| Bit 7     | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |  |
|-----------|-------|-------|-------|-------|-------|-------|-------|------|--|
| TEMP[7:0] |       |       |       |       |       |       |       |      |  |

Table 51: T\_OUT register



| bits      | Description                                                                                                                                                                      |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEMP[7:0] | Temperature data in 8-bit resolution is expressed as two's complement sign<br>with sensitivity = 1 °C/LSB. Please refer the table 28 for interpretation of<br>temperature value. |

Table 52: T\_OUT register description

## 18.11 STATUS (0x27)

| Bit 7        | Bit 6 | Bit 5           | Bit 4          | Bit 3          | Bit 2 | Bit 1 | Bit 0 | Туре |
|--------------|-------|-----------------|----------------|----------------|-------|-------|-------|------|
| FIFO<br>_THS | WU_IA | SLEEP<br>_STATE | DOUBLE<br>_TAP | SINGLE<br>_TAP | 6D_IA | FF_IA | DRDY  | R    |

Table 53: STATUS register

| bits            | Description                                                                                                                                    |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| FIFO_THS        | FIFO threshold status bit (0: FIFO filling is lower than threshold level, 1:<br>FIFO filling is equal to or higher than the threshold level.)) |
| WU_IA           | Wakeup event detection status bit (0: Wakeup event not detected, 1:<br>Wakeup event detected)                                                  |
| SLEEP_<br>STATE | Sleep event status bit (0: Sleep event not detected, 1: Sleep event detected)                                                                  |
| DOUBLE_<br>TAP  | Double-tap event status bit (0: Double-tap event not detected, 1:<br>Double-tap event detected)                                                |
| SINGLE_<br>TAP  | Single-tap event status bit (0: Single-tap event not detected, 1: Single-tap event detected)                                                   |
| 6D_IA           | Source of change in position portrait/landscape/face-up/face-down. (0: no event detected, 1: a change in position detected)                    |
| FF_IA           | Free-fall event detection bit (0: free-fall event not detected; 1: free-fall event detected)                                                   |
| DRDY            | Data-ready status bit (0: not ready, 1: X-, Y- and Z-axis new data available)                                                                  |

Table 54: STATUS register



# 18.12 X\_OUT\_L (0x28)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2             | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------|-------------------|-------|-------|------|
|       | X_L[3 | 3:0]  |       | X_L[  | 1:0] <sup>1</sup> | 0     | 0     | R    |

#### Table 55: X\_OUT\_L register

| bits     | Description                                                                                                                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X_L[3:0] | If low power mode is enabled, the data from this register gives the 4 least significant bits of X-axis acceleration sensor output. The remaining bits are zero in the register.                                                                        |
| X_L[1:0] | If high performance mode/normal mode is enabled, the data from this register combined with X_L[3:0] (i.e. X_L[3:0] and X_L[1:0]) gives the 6 least significant bits of X-axis acceleration sensor output. The remaining bits are zero in the register. |

Table 56: *X\_OUT\_L* registerr description

It gives the 8 least significant bits of X-axis acceleration sensor output. Combined with data from  $X_OUT_H(0x29)$  register, it gives the output value expressed as a 16-bit word in two's complement.

1. If Low power mode 1 is enabled, this bit is set to '0'.

## 18.13 X\_OUT\_H (0x29)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------|-------|-------|-------|------|
|       |       |       | X_H   | [7:0] |       |       |       | R    |

Table 57: *X\_OUT\_H* register

It gives the 8 most significant bits of X-axis acceleration sensor output. Combined with data from  $X_OUT_L(0x28)$  register, it gives the output value expressed as a 16-bit word in two's complement.



# 18.14 Y\_OUT\_L (0x2A)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2             | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------|-------------------|-------|-------|------|
|       | Y_L[3 | 3:0]  |       | Y_L[  | 1:0] <sup>1</sup> | 0     | 0     | R    |

#### Table 58: Y\_OUT\_L register

| bits     | Description                                                                                                                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Y_L[3:0] | If low power mode is enabled, the data from this register gives the 4 least significant bits of Y-axis acceleration sensor output. The remaining bits are zero in the register.                                                                        |
| Y_L[1:0] | If high performance mode/normal mode is enabled, the data from this register combined with Y_L[3:0] (i.e. Y_L[3:0] and Y_L[1:0]) gives the 6 least significant bits of Y-axis acceleration sensor output. The remaining bits are zero in the register. |

 Table 59: Y\_OUT\_L register description

It gives the 8 least significant bits of Y-axis acceleration sensor output. Combined with data from  $Y_OUT_H(0x2B)$  register, it gives the output value expressed as a 16-bit word in two's complement.

1. If Low power mode 1 is enabled, this bit is set to '0'.

## 18.15 Y\_OUT\_H (0x2B)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------|-------|-------|-------|------|
|       |       |       | Y_H   | [7:0] |       |       |       | R    |

Table 60: *Y\_OUT\_H* register

It gives the 8 most significant bits of Y-axis acceleration sensor output. Combined with data from  $Y_OUT_L(0x2A)$  register, it gives the output value expressed as a 16-bit word in two's complement.



# 18.16 Z\_OUT\_L (0x2C)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2             | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------|-------------------|-------|-------|------|
|       |       | 3:0]  |       | Z_L[  | 1:0] <sup>1</sup> | 0     | 0     | R    |

#### Table 61: Z\_OUT\_L register

| bits     | Description                                                                                                                                                                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Y_L[3:0] | If low power mode is enabled, the data from this register gives the 4 least significant bits of Z-axis acceleration sensor output. The remaining bits are zero in the register.                                                                        |
| Y_L[1:0] | If High performance mode/normal mode is enabled, the data from this register combined with Z_L[3:0] (i.e. Z_L[3:0] and Z_L[1:0]) gives the 6 least significant bits of Z-axis acceleration sensor output. The remaining bits are zero in the register. |

Table 62: *Z\_OUT\_L* register description

It gives the 8 least significant bits of Z-axis acceleration sensor output. Combined with data from  $Z_OUT_H(0x2D)$  register, it gives the output value expressed as a 16-bit word in two's complement.

1. If Low power mode 1 is enabled, this bit is set to '0'.

## 18.17 Z\_OUT\_H (0x2D)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------|-------|-------|-------|------|
|       |       |       | Z_H   | [7:0] |       |       |       | R    |

Table 63: *Z\_OUT\_H* register

It gives the 8 most significant bits of Z-axis acceleration sensor output. Combined with data from  $Z_OUT_L(0x2C)$  register, it gives the output value expressed as a 16-bit word in two's complement.

### 18.18 FIFO\_CTRL (0x2E)

| Bit 7 | Bit 6   | Bit 5 | Bit 4    | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|---------|-------|----------|-------|-------|-------|-------|------|
| F     | MODE[2: | :0]   | FTH[4:0] |       |       |       |       | R/W  |

#### Table 64: FIFO\_CTRL register



| FMODE[2:0]   | Mode Description                                             |  |  |  |
|--------------|--------------------------------------------------------------|--|--|--|
| 000          | Enable Bypass mode and FIFO buffer is turned off(not active) |  |  |  |
| 001          | Enable FIFO mode                                             |  |  |  |
| 010          | Reserved                                                     |  |  |  |
| 011          | Enable Continuous to FIFO mode                               |  |  |  |
| 100          | Enable Bypass to Continuous mode                             |  |  |  |
| 101          | Reserved                                                     |  |  |  |
| 110          | Enable continuous mode                                       |  |  |  |
| 111 Reserved |                                                              |  |  |  |

Table 65: FIFO\_CTRL register description

The functionality of the FTH bits are explained in the chapter 12.6.2

## 18.19 FIFO\_SAMPLES (0x2F)

| Bit 7    | Bit 6    | Bit 5     | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|----------|----------|-----------|-------|-------|-------|-------|-------|------|
| FIFO_FTH | FIFO_OVR | DIFF[5:0] |       |       |       |       |       | R    |

Table 66: *FIFO\_SAMPLES* register

| bits      | Description                                                                                                                                   |  |  |  |  |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| FIFO_FTH  | FIFO threshold status bit. (0: FIFO filling is lower than threshold level, 1:<br>FIFO filling is equal to or higher than the threshold level) |  |  |  |  |
| FIFO_OVR  | FIFO overrun status. (0: FIFO is not completely filled, 1: FIFO is<br>completely filled and at least one sample has been overwritten)         |  |  |  |  |
| Diff[5:0] | Defines the number of unread samples stored in FIFO. ('000000' = FIFO<br>empty, '100000' = FIFO full, 32 unread samples)                      |  |  |  |  |

Table 67: *FIFO\_SAMPLES* register description

## 18.20 TAP\_X\_TH (0x30)

| Bit 7 | Bit 6      | Bit 5 | Bit 4 | Bit 3 | Bit 2   | Bit 1 | Bit 0 | Туре |
|-------|------------|-------|-------|-------|---------|-------|-------|------|
| 4D_EN | 6D_TH[1:0] |       |       | TAF   | P_THSX[ | 4:0]  |       | R/W  |

#### Table 68: TAP\_X\_TH register



| bits           | Description                                                                                                                                         |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 4D_EN          | 4D detection portrait/landscape position enable. (0: no position detected; 1: portrait/landscape detection and face-up/face-down position enabled). |
| TAP_THSX_[4:0] | Threshold for TAP recognition at FS = $\pm 2g$ on X direction                                                                                       |

#### Table 69: *TAP\_X\_TH* register description

| 6D_THS[1:0] | Threshold definition (degrees) |
|-------------|--------------------------------|
| 00          | 6 (80 degrees)                 |
| 01          | 11(70 degrees)                 |
| 10          | 16(60 degrees)                 |
| 11          | 21(50 degrees)                 |

Table 70: 4D/6D threshold setting FS: ±2*g* description

## 18.21 TAP\_Y\_TH (0x31)

|   | Bit 7          | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2   | Bit 1 | Bit 0 | Туре |
|---|----------------|-------|-------|-------|-------|---------|-------|-------|------|
| Γ | TAP_PRIOR[2:0] |       |       |       | TAP   | _THSY[4 | :0]   |       | R/W  |

## Table 71: TAP\_Y\_TH register

| bits          | Description                                                   |
|---------------|---------------------------------------------------------------|
| TAP_THSY[4:0] | Threshold for tap recognition at FS: $\pm 2g$ on Y direction. |

Table 72: *TAP\_Y\_TH* register description



| TAP_PRIOR[2:0] | Max Priority | Mid Priority | Min Priority |
|----------------|--------------|--------------|--------------|
| 000            | Х            | Y            | Z            |
| 001            | Y            | Х            | Z            |
| 010            | Х            | Z            | Y            |
| 011            | Z            | Y            | Х            |
| 100            | Х            | Y            | Z            |
| 101            | Y            | Z            | Х            |
| 110            | Z            | Х            | Y            |
| 111            | Z            | Y            | Х            |

Table 73: Axis priority for tap detection

## 18.22 TAP\_Z\_TH (0x32)

| Bit 7    | Bit 6    | Bit 5    | Bit 4 | Bit 3 | Bit 2                | Bit 1 | Bit 0 | Туре |
|----------|----------|----------|-------|-------|----------------------|-------|-------|------|
| TAP_X_EN | TAP_Y_EN | TAP_Z_EN |       | TAF   | P_THSZ[ <sup>,</sup> | 4:0]  |       | R/W  |

#### Table 74: TAP\_Z\_TH register

| bits           | Description                                                       |
|----------------|-------------------------------------------------------------------|
| TAP_X_EN       | Enables X direction in tap recognition. (0: disabled, 1: enabled) |
| TAP_Y_EN       | Enables Y direction in tap recognition. (0: disabled, 1: enabled) |
| TAP_Z_EN       | Enables Z direction in tap recognition. (0: disabled, 1: enabled) |
| TAP_THSZ_[4:0] | Threshold for tap recognition at FS: $\pm 2g$ on Z direction.     |

Table 75: TAP\_Z\_TH register description

## 18.23 INT\_DUR (0x33)

| Bit 7 | Bit 6 | Bit 5  | Bit 4 | Bit 3   | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|--------|-------|---------|-------|-------|-------|------|
|       | QUIE  | T[1:0] | SCHO  | CK[1:0] | R/W   |       |       |      |

Table 76: INT\_DUR register



| bits         | Description                                                                                                                                                                                                                                                                                                       |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LATENCY[3:0] | It defines the maximum duration time gap for double-tap recognition.<br>When double-tap recognition is enabled, this register expresses the<br>maximum time between two successive detected taps to determine a<br>double-tap event. Default value is LATENCY[3:0] = 0000 (i.e. 16 *<br>1/ODR) 1 LSB = 32 * 1/ODR |
| QUIET[1:0]   | It defines the expected quiet time after a tap detection. This register defines the time after the first detected tap in which there must not be any over-threshold event. Default value is QUIET[1:0] = 00 (i.e. 2 * 1/ODR) 1 LSB = 4 * 1/ODR                                                                    |
| SHOCK[1:0]   | It defines the maximum duration of over-threshold event. This register defines the maximum time of an over-threshold signal detection to be recognized as a tap event. Default value is SHOCK[1:0] = 00 (i.e. 4 * 1/ODR) 1 LSB = 8 *1/ODR                                                                         |

Table 77: INT\_DUR register description

## 18.24 WAKE\_UP\_TH (0x34)

| Bit 7                  | Bit 6    | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0 | Туре |
|------------------------|----------|-------|-------|-------|--------|-------|-------|------|
| SINGLE_<br>DOUBLE _TAP | SLEEP_ON |       |       | WK_T  | H[5:0] |       |       | R/W  |

Table 78: WAKE\_UP\_TH register

| bits                   | Description                                                                                                        |
|------------------------|--------------------------------------------------------------------------------------------------------------------|
| SINGLE_<br>DOUBLE _TAP | Enable single/double-tap event. Default value: 0 (0: enable only single-tap, 1: enable both single and double-tap) |
| SLEEP_ON               | Enables inactivity(sleep). Default value: 0 (0: sleep disabled, 1: sleep enabled)                                  |
| WK_THS[5:0]            | Defines Wakeup threshold, 6-bit unsigned 1 LSB = 1/64 of FS. Default value: 000000                                 |

Table 79: *WAKE\_UP\_TH* register description

## 18.25 WAKE\_UP\_DUR (0x35)

| Bit 7   | Bit 6         | Bit 5 | Bit 4      | Bit 3          | Bit 2 | Bit 1 | Bit 0 | Туре |
|---------|---------------|-------|------------|----------------|-------|-------|-------|------|
| FF_DUR5 | WAKE_DUR[1:0] |       | STATIONARY | SLEEP_DUR[3:0] |       |       |       | R/W  |

Table 80: WAKE\_UP\_DUR register



| bits           | Description                                                                                                                                                    |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FF_DUR5        | this bit defines Free-fall duration. Combined with FF_DUR [4:0] bit in<br>FREE_FALL (0x36) register. 1 LSB = 1 * 1/ODR                                         |
| WAKE_DUR[1:0]  | This bit defines Wakeup duration. 1 LSB = 1 *1/ODR                                                                                                             |
| STATIONARY     | Enables stationary detection / motion detection with no automatic<br>ODR change when detecting stationary state. Default value: 0 (0:<br>disabled, 1: enabled) |
| SLEEP_DUR[3:0] | Defines the sleep mode duration. Default value is SLEEP_<br>DUR[3:0] = 0000 (which is 16 * 1/ODR) 1 LSB = 512 * 1/ODR                                          |

Table 81: WAKE\_UP\_DUR register description

## 18.26 FREE\_FALL (0x36)

| Bit 7 | Bit 6 | Bit 5   | Bit 4 | Bit 3    | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|---------|-------|----------|-------|-------|-------|------|
|       | FF_D  | UR[4:0] | F     | F_TH[2:0 | )]    | R/W   |       |      |

#### Table 82: FREE\_FALL register

| bits        | Description                                                                                                |
|-------------|------------------------------------------------------------------------------------------------------------|
| FF_DUR[4:0] | Defines Free-fall duration. Combined with FF_DUR5 bit in<br>WAKE_UP_DUR (0x35) register. 1 LSB = 1 * 1/ODR |

#### Table 83: FREE\_FALL register description

| FF_TH[2:0] | Threshold decoding (LSB) |
|------------|--------------------------|
| 000        | 5                        |
| 001        | 7                        |
| 010        | 8                        |
| 011        | 10                       |
| 100        | 11                       |
| 101        | 13                       |
| 110        | 15                       |
| 111        | 16                       |

Table 84: FREE\_FALL threshold



# 18.27 STATUS\_DETECT (0x37)

| Bit 7 | Bit 6  | Bit 5                  | Bit 4          | Bit 3          | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|--------|------------------------|----------------|----------------|-------|-------|-------|------|
| OVR   | DRDY_T | SLEEP<br>_STATE<br>_IA | DOUBLE<br>_TAP | SINGLE<br>_TAP | 6D_IA | FF_IA | DRDY  | R    |

Table 85: STATUS\_DETECT register

| bits               | Description                                                                                                                                     |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| OVR                | Defines the FIFO overrun status (0: FIFO is not completely filled, 1: FIFO is completely filled and at least one sample has been overwritten)   |
| DRDY_T             | Defines the temperature status (0: data not available, 1: a new set of data is available)                                                       |
| SLEEP_STATE<br>_IA | Defines sleep event status (0: Sleep event not detected, 1: Sleep event detected)                                                               |
| DOUBLE _TAP        | Enables Double-tap event status (0: Double-tap event not detected, 1: Double-tap event detected)                                                |
| SINGLE_TAP         | Enables Single-tap event status (0: Single-tap event not detected; 1:<br>Single-tap event detected)                                             |
| 6D_IA              | Defines the source of change in position<br>portrait/landscape/face-up/face-down (0: no event detected, 1: a<br>change in position is detected) |
| FF_IA              | Defines Free-fall event detection status (0: free-fall event not detected,<br>1: free-fall event detected)                                      |
| DRDY               | Defines Data-ready status (0: not ready, 1: X-, Y- and Z-axis new data available)                                                               |

Table 86: STATUS\_DETECT register description



## 18.28 WAKE\_UP\_EVENT (0x38)

|   | Bit 7 | Bit 6 | Bit 5 | Bit 4               | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|---|-------|-------|-------|---------------------|-------|-------|-------|-------|------|
| ĺ | 0     | 0     | FF_IA | SLEEP<br>_STAT E_IA | WU_IA | X_WU  | Y_WU  | Z_WU  | R    |

Table 87: WAKE\_UP\_EVENT register

| bits               | Description                                                                                                                       |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| FF_IA              | Defines the Free-fall event detection status (0: FF event not detected,<br>1: FF event detected)                                  |
| SLEEP_STATE<br>_IA | Defines the Sleep event status (0: Sleep event not detected, 1: Sleep event detected)                                             |
| WU_IA              | Defines the Wake-up event detection status (0: Wake-up event not detected, 1: Wakeup event is detected)                           |
| x_wu               | Enables Wake-up event detection status on X-axis (0: Wake-up event<br>on X not detected; 1: Wake-up event on X-axis is detected)  |
| Y_WU               | Enables Wake-up event detection status on Y-axis (0: Wake-up event<br>on Y not detected, 1: Wakeup event on Y-axis is detected)   |
| Z_WU               | Defines the Wake-up event detection status on Z-axis (0: Wake-up event on Z not detected, 1: Wake-up event on Z-axis is detected) |

Table 88: WAKE\_UP\_EVENT register description



## 18.29 TAP\_EVENT (0x39)

| Bit | 7 Bit 6 | Bit 5          | Bit 4          | Bit 3        | Bit 2 | Bit 1 | Bit 0 | Туре |
|-----|---------|----------------|----------------|--------------|-------|-------|-------|------|
| 0   | TAP_IA  | SINGLE<br>_TAP | DOUBLE<br>_TAP | TAP<br>_SIGN | X_TAP | Y_TAP | Z_TAP | R    |

Table 89: TAP\_EVENT register

Note that by reading this register, all related interrupt events routed to the interrupt pins ( $INT_0$  and  $INT_1$ ) are reset.

| bits       | Description                                                                                                                                   |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| TAP_IA     | Defines the Tap event status (0: tap event not detected, 1: tap event detected)                                                               |
| SINGLE_TAP | Defines the single-tap event status (0: single-tap event not detected, 1: single-tap event detected)                                          |
| DOUBLE_TAP | Defines the Double-tap event status (0: double-tap event not detected,<br>1: double-tap event detected)                                       |
| TAP_SIGN   | Defines the sign of acceleration detected by tap event (0: positive sign of acceleration detected, 1: negative sign of acceleration detected) |
| X_TAP      | Defines Tap event detection status on X-axis (0: Tap event on X not detected, 1: Defines Tap event on X-axis is detected)                     |
| Y_TAP      | Defines Tap event detection status on Y-axis (0: Tap event on Y not detected, 1: Tap event on Y-axis is detected)                             |
| Z_TAP      | Defines the Tap event detection status on Z-axis (0: Tap event on Z not detected, 1: Tap event on Z-axis is detected)                         |

Table 90: TAP\_EVENT register description



## 18.30 6D\_EVENT (0x3A)

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|-------|-------|-------|-------|-------|------|
| 0     | 6D_IA | ZH    | ZL    | YH    | YL    | ХН    | XL    | R    |

Table 91: 6D\_EVENT register

| bits  | Description                                                                                                                                     |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 6D_IA | Defines the source of change in position<br>portrait/landscape/face-up/face-down (0: no event detected, 1: a<br>change in position is detected) |
| ZH    | Defines the ZH over threshold (0: ZH does not exceed the threshold, 1:<br>ZH is over the threshold)                                             |
| ZL    | Defines the ZL over threshold (0: ZL does not exceed the threshold, 1:<br>ZL is over the threshold)                                             |
| ҮН    | Defines the YH over threshold (0: YH does not exceed the threshold,<br>1: YH is over the threshold)                                             |
| YL    | Defines the YL over threshold (0: YL does not exceed the threshold, 1:<br>YL is over the threshold)                                             |
| ХН    | Defines the XH over threshold (0: XH does not exceed the threshold,<br>1: XH is over the threshold)                                             |
| XL    | Defines the XL over threshold (0: XL does not exceed the threshold, 1:<br>XL is over the threshold)                                             |

Table 92: 6D\_EVENT register description



## 18.31 ALL\_INT\_EVENT (0x3B)

| Bit 7 | Bit 6 | Bit 5                   | Bit 4 | Bit 3          | Bit 2          | Bit 1 | Bit 0 | Туре |
|-------|-------|-------------------------|-------|----------------|----------------|-------|-------|------|
| 0     | 0     | SLEEP_<br>CHANGE<br>_IA | 6D_IA | DOUBLE<br>_TAP | SINGLE<br>_TAP | WU_IA | FF_IA | R    |

Table 93: ALL\_INT\_EVENT register

By reading this register, all related interrupt events routed to the interrupt pins (INT\_0 and INT\_1) are reset.

| bits                | Description                                                                                                                                  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| SLEEP_<br>CHANGE_IA | Defines the sleep change status (0: Sleep change not detected; 1:<br>Sleep change detected)                                                  |
| 6D_IA               | Defines the source of change in position<br>portrait/landscape/face-up/face-down (0: no event detected; 1: a<br>change in position detected) |
| DOUBLE_TAP          | Defines the double-tap event status (0: double-tap event not detected,<br>1: double-tap event detected)                                      |
| SINGLE_TAP          | Defines the single-tap event status (0: single-tap event not detected, 1: single-tap event detected)                                         |
| WU_IA               | Defines the Wakeup event detection status (0: wakeup event not detected, 1: wakeup event detected)                                           |
| FF_IA               | Defines the Free-fall event detection status (0: free-fall event not detected, 1: free-fall event detected)                                  |

Table 94: *ALL\_INT\_EVENT* register description



## 18.32 X\_OFS\_USR (0x3C)

| Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3    | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|--------|----------|-------|-------|-------|------|
|       |       |       | X_OFS_ | USR[7:0] |       |       |       | R/W  |

Table 95: *X\_OFS\_USR* register

This register data gives the two's complement user offset value on X\_axis data used for wakeup function.

# 18.33 Y\_OFS\_USR (0x3D)

| Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3    | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|--------|----------|-------|-------|-------|------|
|       |       |       | Y_OFS_ | USR[7:0] |       |       |       | R/W  |

Table 96: *Y\_OFS\_USR* register

This register data gives the two's complement user offset value on Y\_axis data used for wakeup function.

# 18.34 Z\_OFS\_USR (0x3E)

| Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3    | Bit 2 | Bit 1 | Bit 0 | Туре |
|-------|-------|-------|--------|----------|-------|-------|-------|------|
|       |       |       | Z_OFS_ | USR[7:0] |       |       |       | R/W  |

Table 97: Z\_OFS\_USR register

This register data gives the two's complement user offset value on Z\_axis data used for wakeup function.



## 18.35 CTRL\_7 (0x3F)

| Bit 7               | Bit 6                | Bit 5                     | Bit 4              | Bit 3                 | Bit 2             | Bit 1               | Bit 0          | Туре     |
|---------------------|----------------------|---------------------------|--------------------|-----------------------|-------------------|---------------------|----------------|----------|
| DRDY_<br>PULSE<br>D | INT1_<br>ON_<br>INT0 | INTERRUP<br>TS<br>_ENABLE | USR_OFF<br>_ON_OUT | USR_<br>OFF<br>_ON_WU | USR_<br>OFF<br>_W | HP_<br>REF_<br>MODE | LPASS<br>_ON6D | I B/VV I |

Table 98: CTRL\_7 register

| bits                  | Description                                                                                                                                                    |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DRDY_<br>PULSED       | Defines the switches between latched and pulsed mode for data ready<br>interrupt (0: latched mode is used, 1: pulsed mode enabled for<br>data-ready)           |
| INT1_ON_<br>INT0      | Defines the signal routing (1: all signals available only on INT_1 are routed on INT_0)                                                                        |
| INTERRUPTS<br>_ENABLE | Enable interrupts                                                                                                                                              |
| USR_OFF<br>_ON_OUT    | Enable application of user offset value on XL output data registers.<br>FDS bit in <i>CTRL_6</i> (0x25) must be set to '0'-logic (low-pass path selected)      |
| USR_OFF<br>_ON_WU     | Enable application of user offset value on XL data for wakeup function only                                                                                    |
| USR_OFF_W             | Defines the selection of weight of the user offset words specified by X_OFS_USR[7:0], Y_OFS_USR[7:0] and Z_OFS_USR[7:0] bits (0: 977 μg /LSB, 1: 15.6 mg /LSB) |
| HP_<br>REF_MODE       | Enables high-pass filter reference mode (0: high-pass filter reference mode disabled (default), 1: high-pass filter reference mode enabled)                    |
| LPASS_ON6D            | <ul><li>(0: ODR/2 low pass filtered data sent to 6D interrupt function (default),</li><li>1: LPF_1 output data sent to 6D interrupt function)</li></ul>        |

Table 99: CTRL\_7 register description



# **19 Physical specifications**

# 19.1 Module drawing



Figure 31: Sensor dimensions [mm]



## 19.2 Footprint



Figure 32: Recommended land pattern [mm] (top view)

### 19.3 Measurement axis of the sensor



Figure 33: Measurement axis of the sensor



# 20 MEMS Sensor PCB Design Guidelines

The following design guidelines for PCB, soldering, solder paste, stencil and re-flow process must be considered as a good hardware design practice for Würth Elektronik eiSos MEMS sensor products. Not following these guidelines will result in poor performance from the Würth Elektronik eiSos MEMS Sensors. e.g. offset, offset vs temperature, accuracy and accuracy vs temperature.

### 20.1 PCB Design rules



Figure 34: PCB land and solder mask recommendations for sensors with LGA package

| Dimension LGA pad spacing > 200 μm |                                | LGA pad spacing $\leq$ 200 $\mu m$ |
|------------------------------------|--------------------------------|------------------------------------|
| PCB land width: C                  | LGA solder pad width + 0.1 mm  | LGA solder pad width               |
| PCB land length: D                 | LGA solder pad length + 0.1 mm | LGA solder pad length              |

Table 100: PCB land design dimensions

| Dimension                                       | Description              |
|-------------------------------------------------|--------------------------|
| Solder mask opening width: A                    | PCB land length + 0.1 mm |
| Solder mask opening length: B (when applicable) | PCB land length + 0.1 mm |

Table 101: Solder mask opening dimensions

# WIRELESS CONNECTIVITY & SENSORS

#### **User manual WSEN-ITDS**











Placing any Screw mounting holes, vias and components at a distance greater than 2mm away from the sensor is highly recommended to get optimal performance of the sensor.



Figure 37: Components inside sensor keep out area



Figure 38: Components outside sensor keep out area



### 20.2 Guidelines for PCB Design

- The solder mask opening external to the PCB land is highly recommended. Please refer to figure 34.
- It is recommended to define a keep-out area for the sensor. Any structure underneath the sensor should be avoided.
- The traces connected to the pads should be as symmetrical as possible. Symmetry and balance to the pad connections will help the sensor self-align which leads to better control of solder paste reduction after reflow.
- Screw mounting holes at a distance greater than 2mm from the sensor is highly recommended to get optimal performance of the sensor.
- We recommend to separate digital ground from analog ground in the PCB, if enough space or layer is available. The relatively large, sharp pulses of digital current transitions might affect the precise analog signals if the two signals are not separated.



It is generelly recommended to reduce the PCB thickness (e.g.  $\leq$  1.6 mm). Intrinsic stress during PCB bending is less in thin PCBs



Figure 39: Asymmetrical trace and sensor pad connections

#### WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS





Information of the PCB design and soldering processes provided in this document is considered for use as a reference.



Figure 40: Symmetrical trace and sensor pad connections



PCB land design and connecting traces should be designed symmetrically



For sensor specific information please refer to corresponding data sheet of the product.



### 20.3 Guidelines for soldering

The following soldering guidelines should be taken into consideration for a common PCB design and industrial practices.

#### 20.3.1 Before soldering

- Routing traces and vias below the sensor should be avoided. The active signals that are routed under may interfere with the MEMS sensor, which will affect the sensor performance.
- It is not necessary to have large traces on VDD/GND line, as the power consumption of the MEMS sensors are very low.
- For best performance of the sensor, design a ground plane under the sensor in order to reduce the PCB signal noise from the board.
- The placement of the MEMS sensor on the PCB should avoid locations in close proximity to heat sources e.g. microprocessors, batteries, graphic controllers etc.
- Push-buttons, screws and PCB anchor points can produce mechanical stress onto the PCB, hence the sensor placement close to these components should be avoided.
- PCB bending will induce mechanical stress to the sensor therewith influence the sensor performance.

#### 20.3.2 After soldering

- In general, high-amplitude resonant vibrations of the PCB should be avoided. It could possibly damage the MEMS structure.
- The thickness of solder paster must be uniform to reduce the inconsistent stress on the sensor.
- Solder paste must be as thick as possible to reduce the decoupling stress and to avoid the PCB solder mask touching the device package.



### 20.4 Guidelines for stencil design and solder paste

For proper mounting process of the MEMS sensor, thickness and soldering paste pattern are very important.

- Stencil thickness of 90 150  $\mu$ m (3.5 6 mils) is recommended for screen printing.
- Stainless steel stencils are recommended for solder paste application.
- The signal pad openings of the stencil should be between 70% and 90% of the PCB pad area.
- It is recommended that for better solder paste release, the aperture walls should be trapezoidal and the corners rounded.
- The stencil and printed circuit assembly should be aligned to within 25  $\mu$ m (1 mil) before applying the solder paste.

### 20.5 Guidelines for process considerations

- To reduce the residual stress on the components, the recommended ramp-down temperature slope should not exceed -3 °C/s.
- LGA packages show metal traces on the side of the package, hence no solder material reflow on the side of the package is allowed.
- The final volume of the solder paste applied to a single PCB land should be less than 20% of the volume of the solder paste of all pads of one device.
- It is not possible to define a specific soldering profile only for the sensors. The soldering profile depends on the number, size and placement of the components in the application board.
- Customer should use a time and temperature reflow profile based on PCB design and manufacturing knowledge.
- No-clean solder paste is recommended for assembly of the MEMS sensor to prevent further cleaning steps.
- Sensor with opening surface on top should be handled carefully. Do not pick the component with vacuum tools which make direct contact with the opening of the sensor.



It is recommended to use a standard pick and place process and equipment. Do not use the hand soldering process.



# 21 Manufacturing information

### 21.1 Moisture sensitivity level

The sensor product is categorized as JEDEC Moisture Sensitivity Level 3 (MSL3), which requires special handling.

More information regarding the MSL requirements can be found in the IPC/JEDEC J-STD-020 standard on *www.jedec.org*. More information about the handling, picking, shipping and the usage of moisture/re-flow and/or process sensitive products can be found in the IPC/JEDEC J-STD-033 standard on *www.jedec.org*.

### 21.2 Reflow soldering

Attention must be paid on the thickness of the solder resist between the host PCB top side and the modules bottom side. Only lead-free assembly is recommended according to JEDEC J-STD020.

| Profile feature                              |                    | Value             |
|----------------------------------------------|--------------------|-------------------|
| Preheat temperature, min                     | T <sub>S Min</sub> | 150 ℃             |
| Preheat temperature, max                     | T <sub>S Max</sub> | 200 °C            |
| Preheat time from $T_{S Min}$ to $T_{S Max}$ | t <sub>S</sub>     | 60 - 120 seconds  |
| Ramp-up rate ( $T_L$ to $T_P$ )              |                    | 3 ℃ / second max. |
| Liquidous temperature                        | TL                 | 217 ℃             |
| Time $t_L$ maintained above $T_L$            | tL                 | 60 - 150 seconds  |
| Peak package body temperature                | Τ <sub>Ρ</sub>     | see table below   |
| Time within 5 °C of actual peak temperature  | t <sub>P</sub>     | 20 - 30 seconds   |
| Ramp-down rate ( $T_P$ to $T_L$ )            |                    | 6 ℃ / second max. |
| Time 20 ℃ to T <sub>P</sub>                  |                    | 8 minutes max.    |

Table 102: Classification reflow soldering profile, Note: refer to IPC/JEDEC J-STD-020E

\* In order to reduce residual stress on the sensor component, the recommended rampdown temperature slope should be lower than 3  $^{\circ}$ C /s.

| Package thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|-------------------|--------------------------------|------------------------------------|---------------------------------|
| < 1.6 mm          | 260 ℃                          | 260 ℃                              | 260 ℃                           |
| 1.6 mm - 2.5 mm   | 260 ℃                          | 250 °C                             | 245 °C                          |
| > 2.5 mm          | 250 ℃                          | 245 ℃                              | 245 ℃                           |

Table 103: Package classification reflow temperature, PB-free assembly, Note: refer to IPC/-JEDEC J-STD-020E

### WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



It is recommended to solder the sensor on the last re-flow cycle of the PCB. For solder paste use a LFM-48W or Indium based SAC 305 alloy (Sn 96.5 / Ag 3.0 / Cu 0.5 / Indium 8.9HF / Type 3 / 89 %) type 3 or higher.

The reflow profile must be adjusted based on the thermal mass of the entire populated PCB, heat transfer efficiency of the reflow oven and the specific type of solder paste used. Based on the specific process and PCB layout the optimal soldering profile must be adjusted and verified. Other soldering methods (e.g. vapor phase) have not been verified and have to be validated by the customer at their own risk. Rework is not recommended.





After reflow soldering, visually inspect the board to confirm proper alignment.

### 21.3 Cleaning and washing

- Do not clean the product. Any residue cannot be easily removed by washing. Use a "no clean" soldering paste and do not clean the board after soldering.
- Washing agents used during the production to clean the customer application might damage or change the characteristics of the component. Washing agents may have a negative effect on the long-term functionality of the product.



• Using a brush during the cleaning process may damage the component. Therefore, we do not recommend using a brush during the PCB cleaning process

### 21.4 Potting and coating

- Potting material might shrink or expand during and after hardening. This might apply mechanical stress on the components, which can influence the characteristics of the transfer function. In addition, potting material can close existing openings in the housing. This can lead to a malfunction of the component. Thus, potting is not recommended.
- Conformal coating may affect the product performance. We do not recommend coating the components.

### 21.5 Storage conditions

- A storage of Würth Elektronik eiSos products for longer than 12 months is not recommended. Within other effects, the terminals may suffer degradation, resulting in bad solderability. Therefore, all products shall be used within the period of 12 months based on the day of shipment.
- Do not expose the components to direct sunlight.
- The storage conditions in the original packaging are defined according to DIN EN 61760 2.
- For a moisture sensitive component, the storage condition in the original packaging is defined according to IPC/JEDEC-J-STD-033. It is also recommended to return the component to the original moisture proof bag and reseal the moisture proof bag again.

## 21.6 Handling

- Violation of the technical product specifications such as exceeding the nominal rated supply voltage, will void the warranty.
- Violation of the technical product specifications such as but not limited to exceeding the absolute maximum ratings will void the conformance to regulatory requirements.
- ESD prevention methods need to be followed for manual handling and processing by machinery.
- The edge castellation is designed and made for prototyping, i.e. hand soldering purposes only.
- The applicable country regulations and specific environmental regulations must be observed.
- Do not disassemble the product. Evidence of tampering will void the warranty.

#### **User manual WSEN-ITDS**



# 22 Important notes

The following conditions apply to all goods within the wireless connectivity and sensors product range of Würth Elektronik eiSos GmbH & Co. KG:

#### General customer responsibility

Some goods within the product range of Würth Elektronik eiSos GmbH & Co. KG contain statements regarding general suitability for certain application areas. These statements about suitability are based on our knowledge and experience of typical requirements concerning the areas, serve as general guidance and cannot be estimated as binding statements about the suitability for a customer application. The responsibility for the applicability and use in a particular customer design is always solely within the authority of the customer. Due to this fact, it is up to the customer to evaluate, where appropriate to investigate and to decide whether the device with the specific product characteristics described in the product specification is valid and suitable for the respective customer application or not. Accordingly, the customer is cautioned to verify that the documentation is current before placing orders.

#### Customer responsibility related to specific, in particular safety-relevant applications

It has to be clearly pointed out that the possibility of a malfunction of electronic components or failure before the end of the usual lifetime cannot be completely eliminated in the current state of the art, even if the products are operated within the range of the specifications. The same statement is valid for all software source code and firmware parts contained in or used with or for products in the wireless connectivity and sensor product range of Würth Elektronik eiSos GmbH & Co. KG. In certain customer applications requiring a high level of safety and especially in customer applications in which the malfunction or failure of an electronic component could endanger human life or health, it must be ensured by most advanced technological aid of suitable design of the customer application that no injury or damage is caused to third parties in the event of malfunction or failure of an electronic component.

#### Best care and attention

Any product-specific data sheets, manuals, application notes, PCNs, warnings and cautions must be strictly observed in the most recent versions and matching to the products revisions. These documents can be downloaded from the product specific sections on the wireless connectivity and sensors homepage.

#### Customer support for product specifications

Some products within the product range may contain substances, which are subject to restrictions in certain jurisdictions in order to serve specific technical requirements. Necessary information is available on request. In this case, the Business Development Engineer (BDM) or the internal sales person in charge should be contacted who will be happy to support in this matter.

#### Product improvements

Due to constant product improvement, product specifications may change from time to time. As a standard reporting procedure of the Product Change Notification (PCN) according to the JEDEC-Standard, we inform about major changes. In case of further queries regarding the PCN, the Business Development Engineer (BDM), the internal sales person or the technical support team in charge should be contacted. The basic responsibility of the customer as per section 22 and 22 remains unaffected.

All software like "wireless connectivity SDK", "Sensor SDK" or other source codes as well as all PC software tools are not subject to the Product Change Notification information process.

#### Product life cycle

Due to technical progress and economical evaluation, we also reserve the right to discontinue production and delivery of products. As a standard reporting procedure of the Product Termination Notification (PTN) according to the JEDEC-Standard we will inform at an early stage about inevitable product discontinuance. According to this, we cannot ensure that all products within our product range will always be available. Therefore, it needs to be verified with the Business Development Engineer (BDM) or the internal sales person in charge about the current product availability expectancy before or when the product for application design-in disposal is considered. The approach named above does not apply in the case of individual agreements deviating from the foregoing for customer-specific products.

#### Property rights

All the rights for contractual products produced by Würth Elektronik eiSos GmbH & Co. KG on the basis of ideas, development contracts as well as models or templates that are subject to copyright, patent or commercial protection supplied to the customer will remain with Würth Elektronik eiSos GmbH & Co. KG. Würth Elektronik eiSos GmbH & Co. KG does not warrant or represent that any license, either expressed or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, application, or process in which Würth Elektronik eiSos GmbH & Co. KG components or services are used.

#### General terms and conditions

Unless otherwise agreed in individual contracts, all orders are subject to the current version of the "General Terms and Conditions of Würth Elektronik eiSos Group", last version available at *www.we-online.com*.

# 23 Legal notice

#### Exclusion of liability

Würth Elektronik eiSos GmbH & Co. KG considers the information in this document to be correct at the time of publication. However, Würth Elektronik eiSos GmbH & Co. KG reserves the right to modify the information such as technical specifications or functions of its products or discontinue the production of these products or the support of one of these products without any written announcement or notification to customers. The customer must make sure that the information used corresponds to the latest published information. Würth Elektronik eiSos GmbH & Co. KG does not assume any liability for the use of its products. Würth Elektronik eiSos GmbH & Co. KG does not grant licenses for its patent rights or for any other of its intellectual property rights or third-party rights.

Notwithstanding anything above, Würth Elektronik eiSos GmbH & Co. KG makes no representations and/or warranties of any kind for the



provided information related to their accuracy, correctness, completeness, usage of the products and/or usability for customer applications. Information published by Würth Elektronik eiSos GmbH & Co. KG regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof.

#### Suitability in customer applications

The customer bears the responsibility for compliance of systems or units, in which Würth Elektronik eiSos GmbH & Co. KG products are integrated, with applicable legal regulations. Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Würth Elektronik eiSos GmbH & Co. KG components in its applications, notwithstanding any applications-related information or support that may be provided by Würth Elektronik eiSos GmbH & Co. KG. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences lessen the likelihood of failures that might cause harm and take appropriate remedial actions. The customer will fully indemnify Würth Elektronik eiSos GmbH & Co. KG and its representatives against any damages arising out of the use of any Würth Elektronik eiSos GmbH & Co. KG components in safety-critical applications.

#### Trademarks

AMBER wireless is a registered trademark of Würth Elektronik eiSos GmbH & Co. KG. All other trademarks, registered trademarks, and product names are the exclusive property of the respective owners.

#### Usage restriction

Würth Elektronik eiSos GmbH & Co. KG products have been designed and developed for usage in general electronic equipment only. This product is not authorized for use in equipment where a higher safety standard and reliability standard is especially required or where a failure of the product is reasonably expected to cause severe personal injury or death, unless the parties have executed an agreement specifically governing such use. Moreover, Würth Elektronik eiSos GmbH & Co. KG products are neither designed nor intended for use in areas such as military, aerospace, aviation, nuclear control, submarine, transportation (automotive control, train control, ship control), transportation signal, disaster prevention, medical, public information network etc. Würth Elektronik eiSos GmbH & Co. KG must be informed about the intent of such usage before the design-in stage. In addition, sufficient reliability evaluation checks for safety must be performed on every electronic component, which is used in electrical circuits that require high safety and reliability function or performance. By using Würth Elektronik eiSos GmbH & Co. KG products, the customer agrees to these terms and conditions.

# 24 License terms for Würth Elektronik eiSos GmbH & Co. KG sensor product software and source code

These license terms will take effect upon the purchase and usage of the Würth Elektronik eiSos GmbH & Co. KG sensor products. You hereby agree that these license terms are applicable to the product and the incorporated software, firmware and source codes (collectively, "Software") made available by Würth Elektronik eiSos in any form, including but not limited to binary, executable or source code form. The software included in any Würth Elektronik eiSos sensor product is purchased to you on the condition that you accept the terms and conditions of these license terms. You agree to comply with all provisions under these license terms.

#### Limited license

Würth Elektronik eiSos hereby grants you a limited, non-exclusive, non-transferable and royalty-free license to use the software and under the conditions that will be set forth in these license terms. You are free to use the provided software only in connection with one of the products from Würth Elektronik eiSos to the extent described in these license terms.

You are entitled to change or alter the source code for the sole purpose of creating an application embedding the Würth Elektronik eiSos sensor product. The transfer of the source code to third parties is allowed to the sole extent that the source code is used by such third parties in connection with our product or another hardware provided by Würth Elektronik eiSos under strict adherence of these license terms. Würth Elektronik eiSos will not assume any liability for the usage of the incorporated software and the source code.

You are not entitled to transfer the source code in any form to third parties without prior written consent of Würth Elektronik eiSos.

You are not allowed to reproduce, translate, reverse engineer, decompile, disassemble or create derivative works of the incorporated software and the source code in whole or in part.

No more extensive rights to use and exploit the products are granted to you.

#### Usage and obligations

The responsibility for the applicability and use of the Würth Elektronik eiSos sensor product with the incorporated software in a particular customer design is always solely within the authority of the customer. Due to this fact, it is up to you to evaluate and investigate, where appropriate, and to decide whether the device with the specific product characteristics described in the product specification is valid and suitable for your respective application or not.

You are responsible for using the Würth Elektronik eiSos sensor product with the incorporated software in compliance with all applicable product liability and product safety laws. You acknowledge to minimize the risk of loss and harm to individuals and bear the risk for failure leading to personal injury or death due to your usage of the product.

Würth Elektronik eiSos' products are not authorized for use in safety-critical applications, or where a failure of the product is reasonably expected to cause severe personal injury or death. Moreover, Würth Elektronik eiSos' products are neither designed nor intended for use in areas such as military, aerospace, aviation, nuclear control, submarine, transportation (automotive control, train control, ship control), transportation signal, disaster prevention, medical, public information network etc. You shall inform Würth Elektronik eiSos about the intent of such usage before design-in stage. In certain customer applications requiring a very high level of safety and in which the malfunction or failure of an electronic component could endanger human life or health, you must ensure to have all necessary expertise in the safety and regulatory ramifications of your applications. You acknowledge and agree that you are solely responsible for all legal, regulatory and safety-related requirements concerning your products and any use of Würth Elektronik eiSos' products in such safety-critical applications, notwithstanding any applications-related



information or support that may be provided by Würth Elektronik eiSos. YOU SHALL INDEMNIFY WÜRTH ELEKTRONIK EISOS AGAINST ANY DAMAGES ARISING OUT OF THE USE OF WÜRTH ELEKTRONIK EISOS' PRODUCTS IN SUCH SAFETY-CRITICAL APPLICATIONS.

#### Ownership

The incorporated software created by Würth Elektronik eiSos is and will remain the exclusive property of Würth Elektronik eiSos.

#### Disclaimer of warranty

THE SOFTWARE AND IT'S SOURCE CODE IS PROVIDED "AS IS". YOU ACKNOWLEDGE THAT WÜRTH ELEKTRONIK EISOS MAKES NO REPRESENTATIONS AND WARRANTIES OF ANY KIND RELATED TO, BUT NOT LIMITED TO THE NON-INFRINGEMENT OF THIRD PARTIES' INTELLECTUAL PROPERTY RIGHTS OR THE MERCHANTABILITY OR FITNESS FOR YOUR INTENDED PURPOSE OR US-AGE. WÜRTH ELEKTRONIK EISOS DOES NOT WARRANT OR REPRESENT THAT ANY LICENSE, EITHER EXPRESS OR IMPLIED, IS GRANTED UNDER ANY PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT RELATING TO ANY COMBINATION, MACHINE, OR PROCESS IN WHICH THE WÜRTH ELEKTRONIK EISOS' PRODUCT WITH THE INCORPORATED SOFTWARE IS USED. INFORMATION PUBLISHED BY WÜRTH ELEKTRONIK EISOS REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE A LICENSE FROM WÜRTH ELEKTRONIK EISOS TO USE SUCH PRODUCTS OR SERVICES OR A WARRANTY OR ENDORSEMENT THEREOF.

#### Limitation of liability

#### Any liability not expressly provided by Würth Elektronik eiSos shall be disclaimed.

You agree to hold us harmless from any third-party claims related to your usage of the Würth Elektronik eiSos' products with the incorporated software and source code. Würth Elektronik eiSos disclaims any liability for any alteration, development created by you or your customers as well as for any combination with other products.

#### Applicable law and jurisdiction

Applicable law to these license terms shall be the laws of the Federal Republic of Germany. Any dispute, claim or controversy arising out of or relating to these license terms shall be resolved and finally settled by the court competent for the location of Würth Elektronik eiSos registered office.

#### Severability clause

If a provision of these license terms is or becomes invalid, unenforceable or null and void, this shall not affect the remaining provisions of the terms. The parties shall replace any such provisions with new valid provisions that most closely approximate the purpose of the terms.

#### Miscellaneous

Würth Elektronik eiSos reserves the right at any time to change this terms at its own discretion. It is your responsibility to check at Würth Elektronik eiSos homepage for any updates. Your continued usage of the products will be deemed as the acceptance of the change. We recommend you to be updated about the status of new software, which is available on our website or in our data sheet, and to implement new software in your device where appropriate.

By ordering a product, you accept these license terms in all terms.



# **List of Figures**

| 1        | Block diagram                                                         | 11       |
|----------|-----------------------------------------------------------------------|----------|
| 2        | Pinout (top view)                                                     | 16       |
| 3        | Electrical connection (top view)                                      | 17       |
| 4        | Master-slave concept                                                  | 19       |
| 5        | SDA and SCL logic levels                                              | 20       |
| 6        | •                                                                     | 21       |
| 7        |                                                                       | 22       |
| 8        | Complete data transfer                                                | 22       |
| 9        | Write and read operations of the sensor                               | 23       |
| 10       | SPI Interface                                                         | 25       |
| 11       |                                                                       | 27       |
| 12       |                                                                       | 27       |
| 13       |                                                                       | 28       |
| 14       | SPI read protocol                                                     | 28       |
| 15       | Communication check                                                   | 32       |
| 16       |                                                                       | 33       |
| 17       |                                                                       | 35       |
| 18       | 1 5                                                                   | 38       |
| 19       | Block diagram of filtering chain                                      | 41       |
| 20       |                                                                       | 44       |
| 21       | High pass filter with REFERENCE mode                                  | 44       |
| 22       | First-in First-out Buffer                                             | 45       |
| 23       | Bypass mode                                                           | 46       |
| 24       | FIFO mode                                                             | 47       |
| 25       | FIFO mode interrupts                                                  | 48       |
| 26       | Continuous mode                                                       | 49       |
| 27       | Continuous to FIFO mode                                               | 50       |
| 28       |                                                                       | 51       |
| 29       | DRDY signal                                                           |          |
| 30       | •                                                                     | 58       |
| 31       |                                                                       | 88       |
| 32       | Recommended land pattern [mm] (top view)                              | 89       |
| 33       | Measurement axis of the sensor                                        | 89       |
| 34       | PCB land and solder mask recommendations for sensors with LGA package | 90       |
| 35       | Incorrect PCB design                                                  | 90<br>91 |
| 36       | Correct PCB design                                                    | 91       |
| 30<br>37 | Components inside sensor keep out area                                | 92       |
|          |                                                                       |          |
| 38<br>20 | Components outside sensor keep out area                               | 92       |
| 39<br>40 | Asymmetrical trace and sensor pad connections                         | 93       |
| 40       | Symmetrical trace and sensor pad connections                          | 94       |
| 41       | Reflow soldering profile                                              | 98       |

# **List of Tables**

| <br>11 |
|--------|
|        |

### WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



| 2  | Acceleration sensor specification                       | 12 |
|----|---------------------------------------------------------|----|
| 3  |                                                         | 13 |
|    | Acceleration sensitivity parameter                      | -  |
| 4  | Temperature sensor specification                        | 13 |
| 5  |                                                         | 14 |
| 6  | Absolute maximum rating                                 | 15 |
| 7  | General information                                     | 15 |
| 8  | Pin description                                         | 16 |
| 9  | The typical internal pull-up values for SAO and CS pins | 18 |
| 10 | Slave address and Read/Write commands                   | 23 |
| 11 | I <sup>2</sup> C timing parameters                      | 24 |
| 12 | SPI communication modes                                 | 26 |
| 13 | SPI timing parameters                                   | 29 |
| 14 |                                                         | 32 |
| 15 | Acceleration resolution                                 | 36 |
| 16 |                                                         | 37 |
| -  | Current consumption ( $\mu$ A)                          |    |
| 17 | Noise density at ODR = 200 Hz ( $\mu g / \sqrt{Hz}$ )   | 37 |
| 18 | Conversion time                                         | 38 |
| 19 | Output data rate                                        | 39 |
| 20 | Low pass filter 1                                       | 42 |
| 21 | Low pass filter_1 + Low pass filter _2                  | 42 |
| 22 | Low pass filter_1 + High pass filter                    | 43 |
| 23 | FIFO_Samples register                                   | 51 |
| 24 | Threshold function                                      | 53 |
| 25 | CTRL 4                                                  | 54 |
| 26 | CTRL_5                                                  | 54 |
| 27 | Temperature refresh rate                                | 61 |
| 27 | •                                                       | 62 |
| -  |                                                         |    |
| 29 |                                                         | 64 |
| 30 | $T_OUT_L$ register description                          |    |
| 31 | <i>T_OUT_H</i> register                                 |    |
| 32 | <i>T_OUT_H</i> register description                     | 65 |
| 33 | Device_ID register                                      | 65 |
| 34 | CTRL_1 register                                         | 65 |
| 35 | Output data rate configuration                          | 65 |
| 36 | Mode selection                                          | 66 |
| 37 | Normal and Low power mode selection                     | 66 |
| 38 | CTRL_2 register                                         | 66 |
| 39 | CTRL_2 register description                             | 67 |
| 40 | <i>CTRL 3</i> register                                  | 67 |
| 41 | CTRL_3 register description                             | 68 |
|    |                                                         |    |
| 42 | Self-test mode                                          | 68 |
| 43 | CTRL_4 register                                         | 69 |
| 44 | CTRL_4 register description                             | 69 |
| 45 | CTRL_5 register                                         | 70 |
| 46 | CTRL_5 register description                             | 70 |
| 47 | CTRL_6 register                                         | 71 |
| 48 | CTRL_6 register description                             | 71 |
| 49 | Filtering cut-off selection                             | 71 |
|    |                                                         |    |



| 50       | Full scale selection                               | 71       |
|----------|----------------------------------------------------|----------|
| 51       | <i>T_OUT</i> register                              | 71       |
| 52       | <i>T_OUT</i> register description                  | 72       |
| 53       | STATUS register                                    | 72       |
| 54       | STATUS register                                    | 72       |
| 55       | X_OUT_L register                                   | 73       |
| 56       | X OUT L registerr description                      | 73       |
| 57       | $\overline{X}OUTH$ register                        | 73       |
| 58       | $Y_OUT_L$ register                                 |          |
| 59       | Y OUT L register description                       |          |
| 60       | Y OUT H register                                   |          |
| 61       | $Z_OUT_L$ register                                 | 75       |
| 62       | $Z_OUT_L$ register description                     |          |
| 63       | $Z_OUT_H$ register                                 |          |
| 64       | <i>FIFO_CTRL</i> register                          |          |
| 65       | <i>FIFO_CTRL</i> register description              |          |
| 66       | FIFO_SAMPLES register                              | 76       |
| 67       |                                                    |          |
| -        | FIFO_SAMPLES register description                  | 76       |
| 68<br>60 | TAP_X_TH register                                  |          |
| 69<br>70 | TAP_X_TH register description                      |          |
| 70       | $4D/6D$ threshold setting FS: $\pm 2g$ description |          |
| 71       | TAP_Y_TH register                                  |          |
| 72       | TAP_Y_TH register description                      |          |
| 73       | Axis priority for tap detection                    |          |
| 74       | <i>TAP_Z_TH</i> register                           |          |
| 75       | TAP_Z_TH register description                      |          |
| 76       | <i>INT_DUR</i> register                            | 78       |
| 77       | <i>INT_DUR</i> register description                | 79       |
| 78       | WAKE_UP_TH register                                | 79       |
| 79       | WAKE_UP_TH register description                    | 79       |
| 80       | WAKE_UP_DUR register                               | 79       |
| 81       | WAKE_UP_DUR register description                   | 80       |
| 82       | FREE_FALL register                                 | 80       |
| 83       | FREE FALL register description                     |          |
| 84       | FREE_FALL threshold                                | 80       |
| 85       | STATUS_DETECT register                             | 81       |
| 86       | STATUS DETECT register description                 | 81       |
| 87       | WAKE_UP_EVENT register                             | 82       |
| 88       | WAKE_UP_EVENT register description                 | 82       |
| 89       | TAP EVENT register                                 | 83       |
| 90       | TAP_EVENT register description                     | 83       |
| 91       | 6D_EVENT register                                  | 84       |
| 92       | 6D_EVENT register description                      | 84       |
| 92<br>93 | ALL INT EVENT register                             | 85       |
| 93<br>94 | ALL_INT_EVENT register description                 | 85       |
|          |                                                    | 60<br>86 |
| 95<br>06 | X_OFS_USR register                                 |          |
| 96<br>07 | Y_OFS_USR register                                 |          |
| 97       | <i>Z_OFS_USR</i> register                          | 86       |

### WIRELESS CONNECTIVITY & SENSORS User manual WSEN-ITDS



| 98  | <i>CTRL_7</i> register                                                            | 87 |
|-----|-----------------------------------------------------------------------------------|----|
| 99  | CTRL_7 register description                                                       | 87 |
|     | PCB land design dimensions                                                        |    |
| 101 | Solder mask opening dimensions                                                    | 90 |
| 102 | Classification reflow soldering profile, Note: refer to IPC/JEDEC J-STD-020E      | 97 |
| 103 | Package classification reflow temperature, PB-free assembly, Note: refer to IPC/- |    |
|     | JEDEC J-STD-020E                                                                  | 97 |



#### Contact

Würth Elektronik eiSos GmbH & Co. KG Division Wireless Connectivity & Sensors

Max-Eyth-Straße 1 74638 Waldenburg Germany

Tel.: +49 651 99355-0 Fax.: +49 651 99355-69 www.we-online.com/wireless-connectivity

WURTH ELEKTRONIK MORE THAN YOU EXPECT